Publication # 24309 Rev: C Issue Date: November 2001 #### **Preliminary Information** #### © 2000, 2001 Advanced Micro Devices, Inc. All rights reserved. The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any time without notice. #### **Trademarks** AMD, the AMD Arrow logo, AMD Athlon, AMD Duron, and combinations thereof, 3DNow!, and QuantiSpeed are trademarks of Advanced Micro Devices, Inc. HyperTransport is a trademark of the HyperTransport Technology Consortium. MMX is a trademark of Intel Corporation. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies. # **Contents** | IXCVIS | sion H | istory | X | |--------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 1 | Over | view | 1 | | | 1.1 | QuantiSpeed $^{\text{TM}}$ Architecture Summary | 2 | | 2 | Inter | face Signals | 5 | | | 2.1<br>2.2<br>2.3<br>2.4 | Overview | | | 3 | Logic | Symbol Diagram | | | 4 | Powe | er Management | 9 | | | 4.1 | Power Management States Working State Halt State Stop Grant States Probe State Connect and Disconnect Protocol Connect State Diagram | 1010121313 | | | 4.3 | Clock Control | | | 5 | | ID Support | | | | | <del></del> | | | 6 | Iner | mal Design | 2: | | 7 | | _ | | | • | Elect | rical Data | | | | 7.1 7.2 7.3 7.4 7.5 7.6 7.7 7.8 7.9 7.10 7.11 7.12 7.13 7.14 | _ | 25 25 26 27 27 28 30 33 36 38 38 38 38 38 | Table of Contents iii | 8 | Signa | al and Power-Up Requirements | . 43 | |----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 8.1 | Power-Up Requirements Signal Sequence and Timing Description Power-Up Timing Requirements 44 Clock Multiplier Selection (FID[3:0]) Serial Initialization Packet (SIP) Protocol Processor Warm Reset Requirements Northbridge Reset Pins | . 43<br>46<br>46<br>. 46 | | 9 | Mecl | hanical Data | . 47 | | | 9.1<br>9.2<br>9.3 | Introduction | . 47 | | 10 | Pin I | Descriptions | . 51 | | | 10.1<br>10.2<br>10.3 | Pin Diagram and Pin Name Abbreviations Pin List Detailed Pin Descriptions A20M# Pin AMD Pin AMD Pin AMD Athlon System Bus Pins Analog Pin APIC Pins, PICCLK, PICD[1:0]# CLKFWDRST Pin CLKIN, RSTCLK (SYSCLK) Pins COREFB and COREFB# Pins CPU_PRESENCE# Pin DBRDY and DBREQ# Pins FERR Pin FID[3:0] Pins FLUSH# Pin IGNNE# Pin INIT# Pin INTR Pin INTR Pin JTAG Pins K7CLKOUT and K7CLKOUT# Pins Key Pins NC Pins NMI Pin. PGA Orientation Pins PLL Bypass and Test Pins PWROK Pin SADDIN[1:0]# and SADDOUT[1:0]# Pins Scan Pins SMI# Pin STPCLK# Pin STPCLK# Pin SYSCLK and SYSCLK# | . 60<br>. 68<br>. 68<br>. 68<br>. 68<br>. 68<br>. 69<br>. 69<br>. 70<br>. 71<br>. 71<br>. 71<br>. 71<br>. 72<br>. 72<br>. 72<br>. 72<br>. 72<br>. 72<br>. 73 | *iv* Table of Contents ## **Preliminary Information** #### 24309C-November 2001 AMD Athlon™ XP Processor Model 6 Data Sheet | | THERMDA and THERMDC Pins | 73 | |------|-------------------------------------------|------------| | | VCCA Pin | 73 | | | VID[4:0] Pins | 73 | | | VREFSYS Pin | 74 | | | ZN and ZP Pins | 74 | | 11 | Ordering Information | <b>7</b> 5 | | | Standard AMD Athlon XP Processor Products | 75 | | Appe | ndix A Conventions and Abbreviations | 77 | | | Signals and Bits | 77 | | | Data Terminology | 78 | | | Abbreviations and Acronyms | 70 | Table of Contents v 24309C-November 2001 vi Table of Contents # **List of Figures** | Figure 1. | Typical AMD Athlon <sup>TM</sup> XP Processor System Block | |------------|-------------------------------------------------------------------| | | Diagram3 | | Figure 2. | Logic Symbol Diagram7 | | Figure 3. | AMD Athlon XP Processor Power Management States 9 | | Figure 4. | AMD Athlon System Bus Disconnect Sequence in the Stop Grant State | | Figure 5. | Exiting the Stop Grant State and Bus Connect Sequence 16 | | Figure 6. | Northbridge Connect State Diagram | | Figure 7. | Processor Connect State Diagram | | Figure 8. | VCC_CORE Voltage Waveform | | Figure 9. | SYSCLK and SYSCLK# Differential Clock Signals | | Figure 10. | SYSCLK Waveform | | Figure 11. | General ATE Open Drain Test Circuit38 | | Figure 12. | Signal Relationship Requirements During Power-Up Sequence | | Figure 13. | AMD Athlon XP Processor OPGA Package49 | | Figure 14. | AMD Athlon XP Processor Pin Diagram— Topside View | | Figure 15. | AMD Athlon XP Processor Pin Diagram— Bottomside View | | Figure 16. | OPN Example for the AMD Athlon XP Processor75 | List of Figures vii 24309C-November 2001 viii List of Figures # **List of Tables** | Table 1. | Thermal Design Power | 23 | |-----------|-------------------------------------------------------------|----| | Table 2. | Interface Signal Groupings | 25 | | Table 3. | VID[4:0] DC Characteristics | 26 | | Table 4. | FID[3:0] DC Characteristics | 27 | | Table 5. | VCCA AC and DC Characteristics | 27 | | Table 6. | VCC_CORE AC and DC Characteristics | 28 | | Table 7. | Absolute Ratings | 30 | | Table 8. | VCC_CORE Voltage and Current | 31 | | Table 9. | SYSCLK and SYSCLK# DC Characteristics | 32 | | Table 10. | SYSCLK and SYSCLK# AC Characteristics | 33 | | Table 11. | AMD Athlon™ System Bus DC Characteristics | 34 | | Table 12. | AMD Athlon System Bus AC Characteristics | 35 | | Table 13. | General AC and DC Characteristics | 36 | | Table 14. | Thermal Diode Electrical Characteristics | 39 | | Table 15. | Guidelines for Platform Thermal Protection of the Processor | 40 | | Table 16. | APIC Pin AC and DC Characteristics | | | Table 17. | Mechanical Loading | 47 | | Table 18. | Dimensions for the AMD Athlon XP Processor OPGA Package | 48 | | Table 19. | Pin Name Abbreviations | 54 | | Table 20. | Cross-Reference by Pin Location | 60 | | Table 21. | FID[3:0] Clock Multiplier Encodings | 70 | | Table 22. | VID[4:0] Code to Voltage Definition | | | Table 23. | Abbreviations | 79 | | Table 24 | Acronyms | 80 | Chapter ix 24309C-November 2001 x Chapter # **Revision History** | Date | Rev | Description | | | | | | |---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | | Revisions to the <i>AMD Athlon™ XP Processor Model 6 Data Sheet</i> since October 2001 include the following: | | | | | | | | | ■ In Chapter 6, revised Table 1, "Thermal Design Power," on page 23 | | | | | | | November 2001 | С | ■ In Chapter 7, revised Table 6, "VCC_CORE AC and DC Characteristics," on page 28, Table 8, "VCC_CORE Voltage and Current," on page 31, revised Table 13, "General AC and DC Characteristics," on page 36, added new section, "Open Drain Test Circuit" on page 38, added Figure 11, "General ATE Open Drain Test Circuit" on page 38, added new section, "Thermal Protection Characterization" on page 40, and added Table 15, "Guidelines for Platform Thermal Protection of the Processor," on page 40 | | | | | | | | | ■ In Chapter 11, revised Figure 16, "OPN Example for the AMD Athlon™ XP Processor" on page 75 | | | | | | | October 2001 | В | Initial release of the AMD Athlon™ XP Processor Model 6 Data Sheet | | | | | | Chapter xi 24309C-November 2001 xii Chapter ## 1 Overview The AMD Athlon™ XP processor with QuantiSpeed™ architecture powers the next generation in computing platforms, delivering compelling performance for cutting-edge applications and an unprecedented computing experience. The AMD Athlon XP processor is the latest member of the AMD Athlon family of processors designed to meet the computation-intensive requirements of cutting-edge software applications running on high-performance desktop systems. Delivered in a OPGA package, the AMD Athlon XP processor delivers the integer, floating-point, and 3D multimedia performance needed for highly demanding applications running on x86 system platforms. The AMD Athlon XP processor delivers compelling performance for cutting-edge software applications that include high-speed Internet capability, digital content creation, digital photo editing, digital video, image compression, video encoding for streaming over the Internet, soft DVD, commercial 3D modeling, workstation-class Computer-Aided Design (CAD), commercial desktop publishing, and speech recognition. The AMD Athlon XP processor also offers the scalability and 'peace-of-mind' reliability that IT managers and business users require for enterprise computing. The AMD Athlon XP processor features a seventh-generation microarchitecture with an integrated, exclusive L2 cache, which supports the growing processor and system bandwidth requirements of emerging software, graphics, I/O, and memory The technologies. high-speed execution core AMD Athlon XP processor includes multiple x86 instruction decoders, a dual-ported 128-Kbyte split level-one (L1) cache, an exclusive 256-Kbyte L2 cache, three independent integer pipelines, three address calculation pipelines, and a superscalar, fully pipelined, out-of-order, three-way floating-point engine. The floating-point engine is capable of delivering outstanding performance on numerically complex applications. The of the AMD Athlon XP features processor are QuantiSpeed architecture, a high-performance full-speed cache, a 266-MHz, 2.1-Gigabyte per second system bus, and 3DNow!TM professional technology. The AMD Athlon system bus combines the latest technological advances, such as point-to-point topology, source-synchronous packet-based transfers, and low-voltage signaling to provide an extremely powerful, scalable bus for an x86 processor. The AMD Athlon XP processor is binary-compatible with existing x86 software and backwards compatible with applications optimized for MMX<sup>TM</sup>, SSE, and 3DNow! technology. Using a data format and Single-Instruction Multiple-Data (SIMD) operations based on the MMX instruction model, the AMD Athlon XP processor can produce as many as four, 32-bit, single-precision floating-point results per clock cycle. The 3DNow! professional technology implemented in the AMD Athlon XP processor includes new integer multimedia instructions and software-directed data movement instructions for optimizing such applications as digital content creation and streaming video for the internet, as well as new instructions for Digital Signal Processing (DSP)/communications applications. ## **1.1** QuantiSpeed™ Architecture Summary The following features summarize the AMD Athlon XP processor QuantiSpeed architecture: - An advanced nine-issue, superpipelined, superscalar x86 processor microarchitecture designed for increased Instructions Per Cycle (IPC) and high clock frequencies - Fully pipelined floating-point unit that executes all x87 (floating-point), MMX, SSE and 3DNow! instructions - Hardware data pre-fetch that increases and optimizes performance on high-end software applications utilizing high-bandwidth system capability - Advanced two-level Translation Look-aside Buffer (TLB) structures for both enhanced data and instruction address translation. The AMD Athlon XP processor with QuantiSpeed architecture incorporates three TLB optimizations: the L1 DTLB increases from 32 to 40 entries, the L2 ITLB and L2 DTLB both use exclusive architecture, and the TLB entries can be speculatively loaded. The AMD Athlon XP processor delivers excellent system performance in a cost-effective, industry-standard form factor. The AMD Athlon processor model 6 is compatible with motherboards based on Socket A. Figure 1 on page 3 shows a typical AMD Athlon processor system block diagram. Figure 1. Typical AMD Athlon™ XP Processor System Block Diagram 24309C-November 2001 # **2** Interface Signals ## 2.1 Overview The AMD Athlon<sup>TM</sup> system bus architecture is designed to deliver excellent data movement bandwidth for next-generation x86 platforms as well as the high-performance required by enterprise-class application software. The system bus architecture consists of three high-speed channels (a unidirectional processor request channel, a unidirectional probe channel, and a 72-bit bidirectional data channel), source-synchronous clocking, and a packet-based protocol. In addition, the system bus supports several control, clock, and legacy signals. The interface signals use an impedance controlled push-pull, low-voltage, swing-signaling technology contained within the Socket A socket. For more information, see "AMD Athlon<sup>TM</sup> System Bus Signals" on page 6, Chapter 10, "Pin Descriptions" on page 51, and the *AMD Athlon*<sup>TM</sup> and *AMD Duron*<sup>TM</sup> System Bus Specification, order# 21902. ## 2.2 Signaling Technology The AMD Athlon system bus uses a low-voltage, swing-signaling technology, that has been enhanced to provide larger noise margins, reduced ringing, and variable voltage levels. The signals are push-pull and impedance compensated. The signal inputs use differential receivers, that require a reference voltage ( $V_{REF}$ ). The reference signal is used by the receivers to determine if a signal is asserted or deasserted by the source. Termination resistors are not needed because the driver is impedance-matched to the motherboard and a high impedance reflection is used at the receiver to bring the signal past the input threshold. For more information about pins and signals, see Chapter 10, "Pin Descriptions" on page 51. 24309C-November 2001 ## 2.3 Push-Pull (PP) Drivers The AMD Athlon XP processor supports Push-Pull (PP) drivers. The system logic configures the processor with the configuration parameter called SysPushPull (1=PP). The impedance of the PP drivers is set to match the impedance of the motherboard by two external resistors connected to the ZN and ZP pins. See "ZN and ZP Pins" on page 74 for more information. ## 2.4 AMD Athlon™ System Bus Signals The AMD Athlon system bus is a clock-forwarded, point-to-point interface with the following three point-to-point channels: - A 13-bit unidirectional output address/command channel - A 13-bit unidirectional input address/command channel - A 72-bit bidirectional data channel For more information, see Chapter 7, "Electrical Data" on page 25 and the $AMD\ Athlon^{\text{TM}}$ and $AMD\ Duron^{\text{TM}}$ System Bus Specification, order# 21902. # 3 Logic Symbol Diagram Figure 2 is the logic symbol diagram of the processor. This diagram shows the logical grouping of the input and output signals. Figure 2. Logic Symbol Diagram 24309C-November 2001 # 4 Power Management This chapter describes the power management control system of the AMD Athlon<sup>TM</sup> XP processor. The power management features of the processor are compliant with the ACPI 1.0b and ACPI 2.0 specifications. ## 4.1 Power Management States The AMD Athlon XP processor supports low-power Halt and Stop Grant states. These states are used by Advanced Configuration and Power Interface (ACPI) enabled operating systems for processor power management. Figure 3 shows the power management states of the processor. The figure includes the ACPI "Cx" naming convention for these states. Note: The AMD Athlon™ System Bus is connected during the following states: - 1) The Probe state - 2) During transitions between the Halt state and the C2 Stop Grant state - 3) During transitions between the C2 Stop Grant state and the Halt state - 4) C0 Working state Figure 3. AMD Athlon™ XP Processor Power Management States The following sections provide an overview of the power management states. For more details, refer to the $AMD\ Athlon^{TM}$ and $AMD\ Duron^{TM}$ System Bus Specification, order# 21902. **Note:** In all power management states that the processor is powered, the system must not stop the system clock (SYSCLK/SYSCLK#) to the processor. #### **Working State** The Working state is the state in which the processor is executing instructions. #### **Halt State** When the processor executes the HLT instruction, the processor enters the Halt state and issues a Halt special cycle to the AMD Athlon system bus. The processor only enters the low power state dictated by the CLK\_Ctl MSR if the system controller (Northbridge) disconnects the AMD Athlon system bus in response to the Halt special cycle. If STPCLK# is asserted, the processor will exit the Halt state and enter the Stop Grant state. The processor will initiate a system bus connect, if it is disconnected, then issue a Stop Grant special cycle. When STPCLK# is deasserted, the processor will exit the Stop Grant state and re-enter the Halt state. The processor will issue a Halt special cycle when re-entering the Halt state. The Halt state is exited when the processor detects the assertion of INIT#, RESET#, SMI#, or an interrupt via the INTR or NMI pins, or via a local APIC interrupt message. When the Halt state is exited, the processor will initiate an AMD Athlon system bus connect if it is disconnected. #### **Stop Grant States** The processor enters the Stop Grant state upon recognition of assertion of STPCLK# input. After entering the Stop Grant state, the processor issues a Stop Grant special bus cycle on the AMD Athlon system bus. The processor is not in a low-power state at this time, because the AMD Athlon system bus is still connected. After the Northbridge disconnects the AMD Athlon system bus in response to the Stop Grant special bus cycle, the processor enters a low-power state dictated by the CLK\_Ctl MSR. If the Northbridge needs to probe the processor during the Stop Grant state while the system bus is disconnected, it must first connect the system bus. Connecting the system bus places the processor into the higher power probe state. After the Northbridge has completed all probes of the processor, the Northbridge must disconnect the AMD Athlon system bus again so that the processor can return to the low-power state. During the Stop Grant states, the processor latches INIT#, INTR, NMI, SMI#, or a local APIC interrupt message, if they are asserted. The Stop Grant state is exited upon the deassertion of STPCLK# or the assertion of RESET#. When STPCLK# is deasserted, the processor initiates a connect of the AMD Athlon system bus if it is disconnected. After the processor enters the Working state, any pending interrupts are recognized and serviced and the processor resumes execution at the instruction boundary where STPCLK# was initially recognized. If RESET# is sampled asserted during the Stop Grant state, the processor exits the Stop Grant state and the reset process begins. There are two mechanisms for asserting STPCLK#—hardware and software. The Southbridge can force STPCLK# assertion for throttling to protect the processor from exceeding its maximum case temperature. This is accomplished by asserting the THERM# input to the Southbridge. Throttling asserts STPCLK# for a percentage of a predefined throttling period: STPCLK# is repetitively asserted and deasserted until THERM# is deasserted. Software can force the processor into the Stop Grant state by accessing ACPI-defined registers typically located in the Southbridge. The operating system places the processor into the C2 Stop Grant state by reading the P\_LVL2 register in the Southbridge. If an ACPI Thermal Zone is defined for the processor, the operating system can initiate throttling with STPCLK# using the ACPI defined P\_CNT register in the Southbridge. The Northbridge connects the AMD Athlon system bus, and the processor enters the Probe state to service cache snoops during Stop Grant for C2 or throttling. In C2, probes are allowed, as shown in Figure 3 on page 9 24309C-November 2001 The Stop Grant state is also entered for the S1, Powered On Suspend, system sleep state based on a write to the SLP\_TYP and SLP\_EN fields in the ACPI-defined Power Management 1 control register in the Southbridge. During the S1 Sleep state, system software ensures no bus master or probe activity occurs. The Southbridge deasserts STPCLK# and brings the processor out of the S1 Stop Grant state when any enabled resume event occurs. **Probe State** The Probe state is entered when the Northbridge connects the AMD Athlon system bus to probe the processor (for example, to snoop the processor caches) when the processor is in the Halt or Stop Grant state. When in the Probe state, the processor responds to a probe cycle in the same manner as when it is in the Working state. When the probe has been serviced, the processor returns to the same state as when it entered the Probe state (Halt or Stop Grant state). When probe activity is completed the processor only returns to a low-power state after the Northbridge disconnects the AMD Athlon system bus again. ## 4.2 Connect and Disconnect Protocol Significant power savings of the processor only occur if the processor is disconnected from the system bus by the Northbridge while in the Halt or Stop Grant state. The Northbridge can optionally initiate a bus disconnect upon the receipt of a Halt or Stop Grant special cycle. The option of disconnecting is controlled by an enable bit in the Northbridge. If the Northbridge requires the processor to service a probe after the system bus has been disconnected, it must first initiate a system bus connect. #### **Connect Protocol** In addition to the legacy STPCLK# signal and the Halt and Stop Grant special cycles, the AMD Athlon system bus connect protocol includes the CONNECT, PROCRDY, and CLKFWDRST signals and a Connect special cycle. AMD Athlon system bus disconnects are initiated by the Northbridge in response to the receipt of a Halt or Stop Grant. Reconnect is initiated by the processor in response to an interrupt for Halt or STPCLK# deassertion. Reconnect is initiated by the Northbridge to probe the processor. The Northbridge contains BIOS programmable registers to enable the system bus disconnect in response to Halt and Stop Grant special cycles. When the Northbridge receives the Halt or Stop Grant special cycle from the processor and, if there are no outstanding probes or data movements, the Northbridge deasserts CONNECT a minimum of eight SYSCLK periods after the last command sent to the processor. The processor detects the deassertion of CONNECT on a rising edge of SYSCLK and deasserts PROCRDY to the Northbridge. In return, the Northbridge asserts CLKFWDRST in anticipation of reestablishing a connection at some later point. **Note:** The Northbridge must disconnect the processor from the AMD Athlon system bus before issuing the Stop Grant special cycle to the PCI bus or passing the Stop Grant special cycle to the Southbridge for systems that connect to the Southbridge with HyperTransport<sup>TM</sup> technology. This note applies to current chipset implementation—alternate chipset implementations that do not require this are possible. 24309C-November 2001 **Note:** In response to Halt special cycles, the Northbridge passes the Halt special cycle to the PCI bus or Southbridge immediately. The processor can receive an interrupt after it sends a Halt special cycle, or STPCLK# deassertion after it sends a Stop Grant special cycle to the Northbridge but before the disconnect actually occurs. In this case, the processor sends the Connect special cycle to the Northbridge, rather than continuing with the disconnect sequence. In response to the Connect special cycle, the Northbridge cancels the disconnect request. The system is required to assert the CONNECT signal before returning the C-bit for the connect special cycle (assuming CONNECT has been deasserted). For more information, see the *AMD Athlon*<sup>TM</sup> and *AMD Duron*<sup>TM</sup> System Bus Specification, order# 21902 for the definition of the C-bit and the Connect special cycle. Figure 4 shows STPCLK# assertion resulting in the processor in the Stop Grant state and the AMD Athlon system bus disconnected. Figure 4. AMD Athlon™ System Bus Disconnect Sequence in the Stop Grant State An example of the AMD Athlon system bus disconnect sequence is as follows: - 1. The peripheral controller (Southbridge) asserts STPCLK# to place the processor in the Stop Grant state. - 2. When the processor recognizes STPCLK# asserted, it enters the Stop Grant state and then issues a Stop Grant special cycle. - 3. When the special cycle is received by the Northbridge, it deasserts CONNECT, assuming no probes are pending, initiating a bus disconnect to the processor. - 4. The processor responds to the Northbridge by deasserting PROCRDY. - 5. The Northbridge asserts CLKFWDRST to complete the bus disconnect sequence. - 6. After the processor is disconnected from the bus, the processor enters a low-power state. The Northbridge passes the Stop Grant special cycle along to the Southbridge. Figure 5 shows the signal sequence of events that takes the processor out of the Stop Grant state, connects the processor to the AMD Athlon system bus, and puts the processor into the Working state. Figure 5. Exiting the Stop Grant State and Bus Connect Sequence The following sequence of events removes the processor from the Stop Grant state and connects it to the system bus: - 1. The Southbridge deasserts STPCLK#, informing the processor of a wake event. - 2. When the processor recognizes STPCLK# deassertion, it exits the low-power state and asserts PROCRDY, notifying the Northbridge to connect to the bus. - 3. The Northbridge asserts CONNECT. - 4. The Northbridge deasserts CLKFWDRST, synchronizing the forwarded clocks between the processor and the Northbridge. - 5. The processor issues a Connect special cycle on the system bus and resumes operating system and application code execution. # Connect State Diagram Figure 6 below and Figure 7 on page 18 show the Northbridge and processor connect state diagrams, respectively. | | Condition | | | | | |---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | A disconnect is requested and probes are still pending. | | | | | | 2 | A disconnect is requested and no probes are pending. | | | | | | 3 | A Connect special cycle from the processor. | | | | | | 4 | No probes are pending. | | | | | | 5 | PROCRDY is deasserted. | | | | | | 6 | A probe needs service. | | | | | | 7 | PROCRDY is asserted. | | | | | | 8 | Three SYSCLK periods after CLKFWDRST is deasserted. Although reconnected to the system interface, the Northbridge must not issue any non-NOP SysDC commands for a minimum of four SYSCLK periods after deasserting CLKFWDRST. | | | | | | | Action | | | | | |---|--------------------------------------------------------------|--|--|--|--| | Α | Deassert CONNECT eight SYSCLK periods after last SysDC sent. | | | | | | В | Assert CLKFWDRST. | | | | | | С | Assert CONNECT. | | | | | | D | Deassert CLKFWDRST. | | | | | Figure 6. Northbridge Connect State Diagram | | Condition | | | | | | |---|----------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1 | CONNECT is deasserted by the Northbridge (for a previously sent Halt or Stop Grant special cycle). | | | | | | | 2 | Processor receives a wake-up event and must cancel the disconnect request. | | | | | | | 3 | Deassert PROCRDY and slow down internal clocks. | | | | | | | 4 | Processor wake-up event or CONNECT asserted by Northbridge. | | | | | | | 5 | CLKFWDRST is deasserted by the Northbridge. | | | | | | | 6 | Forward clocks start three SYSCLK periods after CLKFWDRST is deasserted. | | | | | | | | Action | | | | | | |---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Α | CLKFWDRST is asserted by the Northbridge. | | | | | | | В | Issue a Connect special cycle.* | | | | | | | С | Return internal clocks to full speed and assert PROCRDY. | | | | | | | | * The Connect special cycle is only issued after a processor wake-up event (interrupt or STPCLK# deassertion) occurs. If the AMD Athlon™ system bus is connected so the Northbridge can probe the processor, a Connect special cycle is not issued at that time (it is only issued after a subsequent processor wake-up event). | | | | | | Figure 7. Processor Connect State Diagram ## 4.3 Clock Control The processor implements a Clock Control (CLK\_Ctl) MSR (address $C001\_001Bh$ ) that determines the internal clock divisor when the AMD Athlon system bus is disconnected. Refer to the $AMD\ Athlon^{\text{TM}}$ and $AMD\ Duron^{\text{TM}}$ Processors BIOS, Software, and Debug Developers Guide, order# 21656, for more details on the CLK\_Ctl register. 24309C-November 2001 # 5 **CPUID Support** AMD Athlon™ XP processor version and feature set recognition can be performed through the use of the CPUID instruction, that provides complete information about the processor—vendor, type, name, etc., and its capabilities. Software can make use of this information to accurately tune the system for maximum performance and benefit to users. For information on the use of the CPUID instruction see the following documents: - *AMD Processor Recognition Application Note*, order# 20734 - AMD Athlon<sup>TM</sup> Processor Recognition Application Note Addendum, order# 21922 - *AMD Athlon*<sup>TM</sup> *and AMD Duron*<sup>TM</sup> *Processors BIOS, Software, and Debug Developers Guide,* order# 21656 24309C-November 2001 # **6** Thermal Design The AMD Athlon™ XP processor provides a diode that can be used in conjunction with an external temperature sensor to determine the die temperature of the processor. The diode anode (THERMDA) and cathode (THERMDC) are available as pins on the processor. Refer to "THERMDA and THERMDC Pins" on page 73 for more details. For information about thermal design for the AMD Athlon XP processor, including layout and airflow considerations, see the AMD Athlon<sup>TM</sup> Processor Thermal, Mechanical, and Chassis Cooling Design Guide, order# 23794, and the cooling guidelines on http://www.amd.com. Table 1 shows the thermal design power specifications for the AMD Athlon XP processor. **Table 1. Thermal Design Power** | Model Number | Frequency<br>(MHz) | Nominal<br>Voltage | Maximum Thermal<br>Power* | Typical Thermal<br>Power | Max Die<br>Temperature | |--------------|--------------------|--------------------|---------------------------|--------------------------|------------------------| | 1500+ | 1333 | | 60.0 W | 53.8 W | | | 1600+ | 1400 | | 62.8 W | 56.3 W | | | 1700+ | 1467 | 1.75 V | 64.0 W | 57.4 W | 90°C | | 1800+ | 1533 | | 66.0 W | 59.2 W | | | 1900+ | 1600 | | 68.0 W | 60.7 W | | #### Note: <sup>\*</sup>The maximum thermal design power represents the maximum sustained power dissipated while executing publicly available software or instruction sequences under normal system operation at nominal VCC\_CORE. Thermal solutions must monitor the processor temperature to prevent the processor from exceeding its maximum die temperature. 24309C-November 2001 # 7 Electrical Data ## 7.1 Conventions The conventions used in this chapter are as follows: - Current specified as being sourced by the processor is *negative*. - Current specified as being sunk by the processor is *positive*. # 7.2 Interface Signal Groupings The electrical data in this chapter is presented separately for each signal group. Table 2 defines each group and the signals contained in each group. **Table 2.** Interface Signal Groupings | Signal Group | Signals | Notes | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power | VID[4:0], VCCA, VCC_CORE, COREFB, COREFB# | See "Absolute Ratings" on page 30, "Voltage Identification (VID[4:0])" on page 26, "VID[4:0] Pins" on page 73, "" on page 27, "VCCA Pin" on page 73, and "COREFB and COREFB# Pins" on page 69. | | Frequency | FID[3:0] | See "Frequency Identification (FID[3:0])" on page 27 and "FID[3:0] Pins" on page 70. | | System Clocks | SYSCLK, SYSCLK# (Tied to CLKIN/CLKIN# and RSTCLK/RSTCLK#), PLLBYPASSCLK#, PLLBYPASSCLK | See Table 9, "SYSCLK and SYSCLK#<br>DC Characteristics," on page 32,<br>Table 10, "SYSCLK and SYSCLK# AC<br>Characteristics," on page 33,<br>"SYSCLK and SYSCLK#" on page<br>73, and "PLL Bypass and Test Pins"<br>on page 72. | | AMD Athlon™<br>System Bus | SADDIN[14:2]#, SADDOUT[14:2]#, SADDINCLK#, SADDOUTCLK#, SFILLVAL#, SDATAINVAL#, SDATAOUTVAL#, SDATA[63:0]#, SDATAINCLK[3:0]#, SDATAOUTCLK[3:0]#, CLKFWDRST, PROCRDY, CONNECT | See "AMD Athlon™ System Bus AC and DC Characteristics" on page 34, and "CLKFWDRST Pin" on page 68. | **Table 2.** Interface Signal Groupings (continued) | Signal Group | Signals | Notes | |---------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Southbridge | RESET#, INTR, NMI, SMI#, INIT#, A20M#, FERR, IGNNE#,<br>STPCLK#, FLUSH# | See "General AC and DC Characteristics" on page 36, "INTR Pin" on page 71, "NMI Pin" on page 72, "SMI# Pin" on page 72, "INIT# Pin" on page 71, "A20M# Pin" on page 68, "FERR Pin" on page 69, "IGNNE# Pin" on page 71, "SYSCLK and SYSCLK#" on page 73, and "FLUSH# Pin" on page 71. | | JTAG | TMS, TCK, TRST#, TDI, TDO | See "General AC and DC Characteristics" on page 36. | | Test | PLLBYPASS#, PLLTEST#, PLLMON1, PLLMON2, SCANCLK1, SCANCLK2, SCANSHIFTEN, SCANINTEVAL, ANALOG | See "General AC and DC<br>Characteristics" on page 36, "PLL<br>Bypass and Test Pins" on page 72,<br>"Scan Pins" on page 72, "Analog<br>Pin" on page 68. | | Miscellaneous | DBREQ#, DBRDY, PWROK | See "General AC and DC<br>Characteristics" on page 36,<br>"DBRDY and DBREQ# Pins" on<br>page 69, "PWROK Pin" on page 72. | | APIC | PICD[1:0]#, PICCLK | See "APIC Pins AC and DC<br>Characteristics" on page 41, and<br>"APIC Pins, PICCLK, PICD[1:0]#" on<br>page 68. | | Thermal | THERMDA, THERMDC | Table 14, "Thermal Diode Electrical<br>Characteristics," on page 39, and<br>"THERMDA and THERMDC Pins"<br>on page 73 | # 7.3 Voltage Identification (VID[4:0]) Table 3 shows the VID[4:0] DC characteristics. For more information on VID[4:0] DC characteristics, see "VID[4:0] Pins" on page 73. Table 3. VID[4:0] DC Characteristics | Parameter | Description | Min | Max | | | |---------------------------------------------------------------------------------------------|---------------------|-------|----------|--|--| | I <sub>OL</sub> | Output Current Low | 16 mA | | | | | V <sub>OH</sub> | Output High Voltage | - | 2.625 V* | | | | Note: * The VID pins must not be pulled above this voltage by an external pullup resistor. | | | | | | # 7.4 Frequency Identification (FID[3:0]) Table 4 shows the FID[3:0] DC characteristics. For more information, see "FID[3:0] Pins" on page 70. **Table 4. FID[3:0] DC Characteristics** | Parameter | Description | Min | Max | |-----------------|---------------------|-------|-----------| | I <sub>OL</sub> | Output Current Low | 16 mA | | | V <sub>OH</sub> | Output High Voltage | - | 2.625 V * | | Note: | | | | <sup>\*</sup> The FID pins must not be pulled above this voltage by an external pullup resistor. ## 7.5 VCCA AC and DC Characteristics Table 5 shows the AC and DC characteristics for VCCA. For more information, see "VCCA Pin" on page 73. Table 5. VCCA AC and DC Characteristics | Symbol | Parameter | Min | Nominal | Max | Units | Notes | |-------------------|------------------|------|---------|------|--------|-------| | $V_{VCCA}$ | VCCA Pin Voltage | 2.25 | 2.5 | 2.75 | V | 1 | | I <sub>VCCA</sub> | VCCA Pin Current | 0 | | 50 | mA/GHz | 2 | #### Notes: - 1. Minimum and Maximum voltages are absolute. No transients below minimum nor above maximum voltages are permitted. - 2. Measured at 2.5 V. # 7.6 Decoupling See the *AMD Athlon*<sup>TM</sup> *Processor-Based Motherboard Design Guide*, order# 24363, or contact your local AMD office for information about the decoupling required on the motherboard for use with the AMD Athlon<sup>TM</sup> XP processor. #### **VCC\_CORE** Characteristics **7.7** Table 6 shows the AC and DC characteristics for VCC CORE. The VCC\_CORE nominal value is shown in Table 8, "VCC\_CORE Voltage and Current," on page 31. For more information, see Figure 8 on page 29. **VCC CORE AC and DC Characteristics** Table 6. | Symbol | Parameter | Limit in Working State | Units | |-----------------------------|---------------------------------------------------------|------------------------|-------| | V <sub>CC_CORE_DC_MAX</sub> | Maximum static voltage above V <sub>CC_CORE_NOM</sub> * | 50 | mV | | V <sub>CC_CORE_DC_MIN</sub> | Maximum static voltage below V <sub>CC_CORE_NOM</sub> * | -50 | mV | | V <sub>CC_CORE_AC_MAX</sub> | Maximum excursion above V <sub>CC_CORE_NOM</sub> * | 150 | mV | | V <sub>CC_CORE_AC_MIN</sub> | Maximum excursion below V <sub>CC_CORE_NOM</sub> * | -100 | mV | | t <sub>MAX_AC</sub> | Maximum excursion time for AC transients | 10 | μs | | t <sub>MIN_AC</sub> | Negative excursion time for AC transients | 5 | μs | | Note: | | | | $<sup>^</sup>st$ All voltage measurements are taken differentially at the COREFB/COREFB# pins. Figure 8 shows the processor core voltage (VCC\_CORE) waveform response to perturbation. The $t_{MIN\_AC}$ (negative AC transient excursion time) and $t_{MAX\_AC}$ (positive AC transient excursion time) represent the maximum allowable time below or above the DC tolerance thresholds. Figure 8. VCC\_CORE Voltage Waveform # 7.8 Absolute Ratings The AMD Athlon XP processor should not be subjected to conditions exceeding the absolute ratings, as such conditions can adversely affect long-term reliability or result in functional damage. Table 7 lists the maximum absolute ratings of operation for the AMD Athlon XP processor. **Table 7. Absolute Ratings** | Parameter | Description | Min | Max | |----------------------|--------------------------------------|--------|----------------------| | VCC_CORE | AMD Athlon™ XP Processor core supply | -0.5 V | VCC_CORE Max + 0.5 V | | VCCA | AMD Athlon XP Processor PLL supply | -0.5 V | VCCA Max + 0.5 V | | V <sub>PIN</sub> | Voltage on any signal pin | -0.5 V | VCC_CORE Max + 0.5 V | | T <sub>STORAGE</sub> | Storage temperature of processor | -40°C | 100°C | ## 7.9 VCC\_CORE Voltage and Current Table 8 shows the power and current for the AMD Athlon XP processor during normal and reduced power states. **Table 8. VCC\_CORE Voltage and Current** | Model | Frequency | Nominal | Die | I <sub>CC</sub> (Processor Current) | | | |----------------------------------------------------------|-----------|---------|-------------|-------------------------------------|--------|--------| | Number | (MHz) | Voltage | Temperature | Typical | Max | | | 1500+ | 1333 | | | 30.8 A | 34.3 A | | | 1600+ | 1400 | 1.75 | | | 32.2 A | 35.9 A | | 1700+ | 1467 | | 90°C | 32.8 A | 36.6 A | | | 1800+ | 1533 | | | 33.8 A | 37.7 A | | | 1900+ | 1600 | | | 34.7 A | 38.9 A | | | Stop Grant S1 or<br>Sleep State <sup>1, 2, 3, 4, 5</sup> | | 1.30 V | 50°C | 0.66 A | 1.54 A | | - The cooling fan can be turned off during the Sleep State, but customers should test their systems in Sleep state to ensure that the system, when using typical parts, has adequate cooling (without the fan during the Sleep State) to meet the temperature specification of the product. - 2. See Figure 3, "AMD Athlon™ Processor Model 6 Power Management States" on page 9. - 3. The maximum Stop Grant currents are absolute worst case currents for parts that may yield from the worst case corner of the process and are not representative of the typical Stop Grant current that is currently about one-third of the maximum specified current. - 4. These currents occur when the AMD Athlon system bus is disconnected and a low power ratio of 1/64 is applied to the core clock grid of the processor as dictated by a value of 6003\_D22Fh programmed into the Clock Control (CLK\_Ctl) MSR. - 5. The Stop Grant current consumption is characterized and not tested. ## 7.10 SYSCLK and SYSCLK# AC and DC Characteristics Table 9 shows the DC characteristics of the SYSCLK and SYSCLK# differential clocks. The SYSCLK signal represents CLKIN and RSTCLK tied together while the SYSCLK# signal represents CLKIN# and RSTCLK# tied together. Table 9. SYSCLK and SYSCLK# DC Characteristics | Symbol | Description | Min | Max | Units | |---------------------------|------------------------------------------------------------|------|--------------------|-------| | V <sub>Threshold-DC</sub> | Crossing before transition is detected (DC) | 400 | | mV | | V <sub>Threshold-AC</sub> | Crossing before transition is detected (AC) | 450 | | mV | | I <sub>LEAK_P</sub> | Leakage current through P-channel pullup to VCC_CORE | -250 | | μA | | I <sub>LEAK_N</sub> | Leakage current through N-channel pulldown to VSS (Ground) | | 250 | μA | | V <sub>CROSS</sub> | Differential signal crossover | | VCC_CORE/2<br>±100 | mV | | C <sub>PIN</sub> | Capacitance * | 4 | 12 | pF | Figure 9 shows the DC characteristics of the SYSCLK and SYSCLK# signals. Figure 9. SYSCLK and SYSCLK# Differential Clock Signals <sup>\*</sup> The following processor inputs have twice the listed capacitance because they connect to two input pads—SYSCLK and SYSCLK#. SYSCLK connects to CLKIN/RSTCLK. SYSCLK# connects to CLKIN#/RSTCLK#. Table 10 shows the SYSCLK/SYSCLK# differential clock AC characteristics of the AMD Athlon XP processor. Table 10. SYSCLK and SYSCLK# AC Characteristics | Symbol | Parameter Description | Minimum | Maximum | Units | Notes | |----------------|-----------------------|---------|---------|-------|-------| | | Clock Frequency | 133 | 133 | MHz | 3 | | | Duty Cycle | 30% | 70% | | | | t <sub>1</sub> | Period | 7.5 | | ns | 1, 2 | | t <sub>2</sub> | High Time | 1.05 | | ns | | | t <sub>3</sub> | Low Time | 1.05 | | ns | | | t <sub>4</sub> | Fall Time | | 2 | ns | | | t <sub>5</sub> | Rise Time | | 2 | ns | | | | Period Stability | | ± 300 | ps | | - 1. Circuitry driving the AMD Athlon™ system bus clock inputs must exhibit a suitably low closed-loop jitter bandwidth to allow the PLL to track the jitter. The −20dB attenuation point, as measured into a 10- or 20-pF load must be less than 500 kHz. - 2. Circuitry driving the AMD Athlon system bus clock inputs may purposely alter the AMD Athlon system bus clock period (spread spectrum clock generators). In no cases can the AMD Athlon system bus period violate the minimum specification above. AMD Athlon system bus clock inputs can vary from 100% of the specified period to 99% of the specified period at a maximum rate of 100 kHz. - 3. Minimum Clock Frequency is 50 MHz. Figure 10 shows a sample waveform of the SYSCLK signal. Figure 10. SYSCLK Waveform # 7.11 AMD Athlon™ System Bus AC and DC Characteristics Table 11 shows the DC characteristics of the AMD Athlon system bus used by the AMD Athlon XP processor. Table 11. AMD Athlon™ System Bus DC Characteristics | Symbol | Parameter | Condition | Min | Max | Units | Notes | |--------------------------|--------------------------------------------|---------------------------------------|------------------------|------------------------|-------|-------| | V <sub>REF</sub> | DC Input Reference Voltage | | (0.5*VCC_CORE)<br>-50 | (0.5*VCC_CORE)<br>+50 | mV | 1 | | I <sub>VREF_LEAK_P</sub> | V <sub>REF</sub> Tristate Leakage Pullup | $V_{IN} = V_{REF}$ Nominal | -100 | | μΑ | | | I <sub>VREF_LEAK_N</sub> | V <sub>REF</sub> Tristate Leakage Pulldown | $V_{IN} = V_{REF}$ Nominal | | 100 | μΑ | | | V <sub>IH</sub> | Input High Voltage | | V <sub>REF</sub> + 200 | VCC_CORE +<br>500 | mV | | | V <sub>IL</sub> | Input Low Voltage | | -500 | V <sub>REF</sub> – 200 | mV | | | V <sub>OH</sub> | Output High Voltage | $I_{OUT} = -200 \mu A$ | 0.85 VCC_CORE | VCC_CORE+500 | mV | 2 | | V <sub>OL</sub> | Output Low Voltage | I <sub>OUT</sub> = 1 mA | -500 | 400 | mV | 2 | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS (Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = VCC_CORE<br>Nominal | | 1 | mA | | | C <sub>IN</sub> | Input Pin Capacitance | | 4 | 12 | pF | | <sup>1.</sup> $V_{REF}$ is nominally set to 50% of VCC\_CORE with actual values that are specific to motherboard design implementation. $V_{REF}$ must be created with a sufficiently accurate DC source and a sufficiently quiet AC response to adhere to the $\pm$ 50 mV specification listed above. <sup>2.</sup> Specified at the $T_{DIF}$ and $VCC\_CORE$ specifications in this document. The AC characteristics of the AMD Athlon system bus are shown in Table 12. The parameters are grouped based on the source or destination of the signals involved. Table 12. AMD Athlon™ System Bus AC Characteristics | Group | Symbol | Parameter | Min | Max | Units | Notes | |-------------------|----------------------------|----------------------------------------------------|------|------|-------|-------| | All Signals | T <sub>RISE</sub> | Output Rise Slew Rate | 1 | 3 | V/ns | 1 | | All Signals | T <sub>FALL</sub> | Output Fall Slew Rate | 1 | 3 | V/ns | 1 | | | T <sub>SKEW-SAMEEDGE</sub> | Output skew with respect to the same clock edge | - | 385 | ps | 2 | | Famourd | T <sub>SKEW-DIFFEDGE</sub> | Output skew with respect to a different clock edge | - | 770 | ps | 2 | | Forward<br>Clocks | T <sub>SU</sub> | Input Data Setup Time | 300 | | ps | 3 | | | T <sub>HD</sub> | Input Data Hold Time | 300 | | ps | 3 | | | C <sub>IN</sub> | Capacitance on input Clocks | 4 | 12 | pF | | | | C <sub>OUT</sub> | Capacitance on output Clocks | 4 | 12 | pF | | | | T <sub>VAL</sub> | RSTCLK to Output Valid | 250 | 2000 | ps | 4, 5 | | Sync | T <sub>SU</sub> | Setup to RSTCLK | 500 | | ps | 4, 6 | | | T <sub>HD</sub> | Hold from RSTCLK | 1000 | | ps | 4, 6 | - 1. Rise and fall time ranges are guidelines over which the I/O has been characterized. - T<sub>SKEW-SAMEEDGE</sub> is the maximum skew within a clock forwarded group between any two signals or between any signal and its forward clock, as measured at the package, with respect to the same clock edge. T<sub>SKEW-DIFFEDGE</sub> is the maximum skew within a clock forwarded group between any two signals or between any signal and its forward clock, as measured at the package, with respect to different clock edges. - 3. Input SU and HD times are with respect to the appropriate Clock Forward Group input clock. - 4. The synchronous signals include PROCRDY, CONNECT, and CLKFWDRST. - 5. $T_{VAL}$ is RSTCLK rising edge to output valid for PROCRDY. Test Load is 25 pF. - 6. T<sub>SU</sub> is setup of CONNECT/CLKFWDRST to rising edge of RSTCLK. T<sub>HD</sub> is hold of CONNECT/CLKFWDRST from rising edge of RSTCLK. ## 7.12 General AC and DC Characteristics Table 13 shows the AMD Athlon XP processor AC and DC characteristics of the Southbridge, JTAG, test, and miscellaneous pins. Table 13. General AC and DC Characteristics | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |---------------------|-------------------------------------|---------------------------------------|--------------------------|----------------------|-------|-------| | V <sub>IH</sub> | Input High Voltage | | (VCC_CORE/2) +<br>200 mV | VCC_CORE +<br>300 mV | V | 1, 2 | | V <sub>IL</sub> | Input Low Voltage | | -300 | 350 | mV | 1, 2 | | V <sub>OH</sub> | Output High Voltage | | VCC_CORE –<br>400 | VCC_CORE + 300 | mV | | | V <sub>OL</sub> | Output Low Voltage | | -300 | 400 | mV | | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS<br>(Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = VCC_CORE<br>Nominal | | 600 | μΑ | | | I <sub>OH</sub> | Output High Current | | | -16 | mA | 3 | | I <sub>OL</sub> | Output Low Current | | 16 | | mA | 3 | | T <sub>SU</sub> | Sync Input Setup Time | | 2.0 | | ns | 4, 5 | | T <sub>HD</sub> | Sync Input Hold Time | | 0.0 | | ps | 4, 5 | | T <sub>DELAY</sub> | Output Delay with respect to RSTCLK | | 0.0 | 6.1 | ns | 5 | - 1. Characterized across DC supply voltage range. - 2. Values specified at nominal VCC\_CORE. Scale parameters between VCC\_CORE minimum and VCC\_CORE maximum. - 3. $I_{OL}$ and $I_{OH}$ are measured at $V_{OL}$ max and $V_{OH}$ min, respectively. - 4. Synchronous inputs/outputs are specified with respect to RSTCLK and RSTCK# at the pins. - 5. These are aggregate numbers. - 6. Edge rates indicate the range over which inputs were characterized. - 7. In asynchronous operation, the signal must persist for this time to enable capture. - 8. This value assumes RSTCLK period is 10 ns $\Longrightarrow$ TBIT = 2\*fRST. - 9. The approximate value for standard case in normal mode operation. - 10. This value is dependent on RSTCLK frequency, divisors, Low Power mode, and core frequency. - 11. Reassertions of the signal within this time are not guaranteed to be seen by the core. - 12. This value assumes that the skew between RSTCLK and K7CLKOUT is much less than one phase. - 13. This value assumes RSTCLK and K7CLKOUT are running at the same frequency, though the processor is capable of other configurations. - 14. Time to valid is for any open drain pins. See requirements 7 and 8 in Chapter 8, "Power–Up Timing Requirements," for more information. ### **Table 13. General AC and DC Characteristics (continued)** | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |--------------------|-------------------------|-----------|------|-----|-------|-------| | T <sub>BIT</sub> | Input Time to Acquire | | 20.0 | | ns | 7, 8 | | T <sub>RPT</sub> | Input Time to Reacquire | | 40.0 | | ns | 9–13 | | T <sub>RISE</sub> | Signal Rise Time | | 1.0 | 3.0 | V/ns | 6 | | T <sub>FALL</sub> | Signal Fall Time | | 1.0 | 3.0 | V/ns | 6 | | C <sub>PIN</sub> | Pin Capacitance | | 4 | 12 | pF | | | T <sub>VALID</sub> | Time to data valid | | | 100 | ns | 14 | - 1. Characterized across DC supply voltage range. - 2. Values specified at nominal VCC\_CORE. Scale parameters between VCC\_CORE minimum and VCC\_CORE maximum. - 3. $I_{OI}$ and $I_{OH}$ are measured at $V_{OI}$ max and $V_{OH}$ min, respectively. - 4. Synchronous inputs/outputs are specified with respect to RSTCLK and RSTCK# at the pins. - 5. These are aggregate numbers. - 6. Edge rates indicate the range over which inputs were characterized. - 7. In asynchronous operation, the signal must persist for this time to enable capture. - 8. This value assumes RSTCLK period is 10 ns $\Longrightarrow$ TBIT = 2\*fRST. - 9. The approximate value for standard case in normal mode operation. - 10. This value is dependent on RSTCLK frequency, divisors, Low Power mode, and core frequency. - 11. Reassertions of the signal within this time are not quaranteed to be seen by the core. - 12. This value assumes that the skew between RSTCLK and K7CLKOUT is much less than one phase. - 13. This value assumes RSTCLK and K7CLKOUT are running at the same frequency, though the processor is capable of other configurations. - 14. Time to valid is for any open drain pins. See requirements 7 and 8 in Chapter 8, "Power–Up Timing Requirements," for more information. # 7.13 Open Drain Test Circuit Figure 11 is a test circuit that may be used on Automated Test Equipment (ATE) to test for validity on those pins. Refer to Table 13, "General AC and DC Characteristics," on page 36 for timing requirements. - 1. $V_{Termination} = 1.2 V$ for VID and FID pins. $V_{Termination} = 1.0 V$ for APIC pins. - 2. $I_{OL} = -16$ mA for VID and FID pins. $I_{OL} = -12$ mA for APIC pins Figure 11. General ATE Open Drain Test Circuit ## 7.14 Thermal Diode Characteristics **Thermal Diode Electrical Characteristics.** Table 14 shows the AMD Athlon XP processor electrical characteristics of the ondie thermal diode. **Table 14. Thermal Diode Electrical Characteristics** | Symbol | Parameter Description | Min | Nom | Max | Units | Notes | |-----------------|-----------------------|-------|-------|-------|-------|------------| | I <sub>fw</sub> | Forward bias current | 5 | | 300 | μΑ | 1 | | n | Diode ideality factor | 1.002 | 1.008 | 1.016 | | 2, 3, 4, 5 | #### Notes: - 1. The sourcing current should always be used in forward bias only. - 2. Characterized at 95°C with a forward bias current pair of 10 µA and 100 µA. - 3. Not 100% tested. Specified by design and limited characterization. - 4. The diode ideality factor, n, is a correction factor to the ideal diode equation. For the following equations, use the following variables and constants: *n* Diode ideality factor k Boltzmann constant *q* Electron charge constant T Diode temperature (Kelvin) $V_{BE}$ Voltage from base to emitter I<sub>C</sub> Collector current I<sub>c</sub> Saturation current N Ratio of collector currents The equation for $V_{RF}$ is: $$V_{BE} = \frac{nkT}{q} \cdot \ln\left(\frac{I_C}{I_S}\right)$$ By sourcing two currents and using the above equation, a difference in base emitter voltage can be found that leads to the following equation for temperature: $$T = \frac{\Delta V_{BE}}{n \cdot \ln(N) \cdot \frac{k}{q}}$$ 5. If a different sourcing current pair is used other than 10 µA and 100 µA, the following equation should be used to correct the temperature. Subtract this offset from the temperature measured by the temperature sensor. For the following equations, use the following variables and constants: I<sub>high</sub> High sourcing current I<sub>low</sub> Low sourcing current *T<sub>offset</sub> (in °C) can be found using the following equation:* $$T_{offset} = (6.0 \cdot 10^4) \cdot \frac{(I_{high} - I_{low})}{\ln\left(\frac{I_{high}}{I_{low}}\right)} - 2.34$$ **Thermal Protection Characterization.** Thermal limits in motherboard design are necessary to protect the processor from thermal damage. $T_{SHUTDOWN}$ is the temperature for thermal protection circuitry to initiate shutdown of the processor. $T_{SD\_DELAY}$ is the maximum time allowed from the detection of the overtemperature condition to processor shutdown to prevent thermal damage to the processor. Systems that do not implement thermal protection circuitry or that do not react within the time specified by $T_{SD\_DELAY}$ can cause thermal damage to the processor during the unlikely events of fan failure or powering up the processor without a heat-sink. The processor relies on thermal circuitry on the motherboard to turn off the regulated core voltage to the processor in response to a thermal shutdown event. Refer to the AMD Athlon<sup>TM</sup> Processor-Based Motherboard Design Guide, order# 24363 and Thermal Diode Monitoring Circuits, order# 25658, for thermal protection circuitry designs. Refer to the AMD Thermal, Mechanical, and Chassis Cooling Design Guide, order# 23794, and www1.amd.com/products/athlon/thermals for thermal solution guidelines. Table 15 shows the $T_{SHUTDOWN}$ and $T_{SD\_DELAY}$ specifications for circuitry in motherboard design necessary for thermal protection of the processor. Table 15. Guidelines for Platform Thermal Protection of the Processor | Symbol | Parameter Description | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----|-------|---------| | T <sub>SHUTDOWN</sub> | Thermal diode shutdown temperature for processor protection | 125 | °C | 1, 2, 3 | | T <sub>SD_DELAY</sub> | Maximum allowed time from T <sub>SHUTDOWN</sub> detection to processor shutdown | 500 | ms | 1, 3 | - 1. The thermal diode is not 100% tested, it is specified by design and limited characterization. - 2. The thermal diode is capable to responding to thermal events of 40°C/s or faster. - 3. The AMD Athlon™ XP processor provides a thermal diode for measuring die temperature of the processor. The processor relies on thermal circuitry on the motherboard to turn off the regulated core voltage to the processor in response to a thermal shutdown event. Refer to Thermal Diode Monitoring Circuits, order# 25658, for thermal protection circuitry designs. # 7.15 APIC Pins AC and DC Characteristics Table 16 shows the AMD Athlon XP processor AC and DC characteristics of the APIC pins. Table 16. APIC Pin AC and DC Characteristics | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |---------------------|---------------------------|--------------------------------|------|-------|-------|-------| | V <sub>IH</sub> | Input High Voltage | | 1.7 | 2.625 | V | 1, 3 | | V <sub>IL</sub> | Input Low Voltage | | -300 | 700 | m۷ | 1, 2 | | V <sub>OH</sub> | Output High Voltage | | | 2.625 | V | 3 | | V <sub>OL</sub> | Output Low Voltage | | -300 | 400 | m۷ | | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS (Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = 2.5 V | | 1 | mA | | | I <sub>OL</sub> | Output Low Current | V <sub>OL</sub> Max | 12 | | mA | | | T <sub>RISE</sub> | Signal Rise Time | | 1.0 | 3.0 | V/ns | 3 | | T <sub>FALL</sub> | Signal Fall Time | | 1.0 | 3.0 | V/ns | 3 | | C <sub>PIN</sub> | Pin Capacitance | | 4 | 12 | pF | | - 1. Characterized across DC supply voltage range - 2. 2.625 V = 2.5 V + 5% maximum - 3. Edge rates indicate the range over which inputs were characterized 24309C-November 2001 # 8 Signal and Power-Up Requirements The AMD Athlon<sup>TM</sup> XP processor is designed to provide functional operation if the voltage and temperature parameters are within the limits of normal operating ranges. ## 8.1 Power-Up Requirements # Signal Sequence and Timing Description Figure 12 shows the relationship between key signals in the system during a power-up sequence. This figure details the requirements of the processor. Figure 12. Signal Relationship Requirements During Power-Up Sequence **Note: 1.** Figure 12 represents several signals generically by using names not necessarily consistent with any pin lists or schematics. **2.** Requirements 1–8 in Figure 12 are described in "Power-Up Timing Requirements" on page 44 **Power-Up Timing Requirements.** The signal timing requirements are as follows: - 1. RESET# must be asserted before PWROK is asserted. The AMD Athlon XP processor does not set the correct clock multiplier if PWROK is asserted prior to a RESET# assertion. It is recommended that RESET# be asserted at least 10 nanoseconds prior to the assertion of PWROK. In practice, Southbridges will assert RESET# milliseconds before PWROK is deasserted. - 2. All motherboard voltage planes must be within specification before PWROK is asserted. PWROK is an output of the voltage regulation circuit on the motherboard. PWROK indicates that VCC\_CORE and all other voltage planes in the system are within specification. The motherboard is required to delay PWROK assertion for a minimum of three milliseconds from the 3.3 V supply being within specification. This ensures that the system clock (SYSCLK/SYSCLK#) is operating within specification when PWROK is asserted. The processor core voltage, VCC\_CORE, must be within specification as dictated by the VID[4:0] pins driven by the processor before PWROK is asserted. Before PWROK assertion, the AMD Athlon processor is clocked by a ring oscillator. The processor PLL is powered by VCCA. The processor PLL does not lock if VCCA is not high enough for the processor logic to switch for some period before PWROK is asserted. VCCA must be within specification at least five microseconds before PWROK is asserted. In practice VCCA, VCC\_CORE, and all other voltage planes must be within specification for several milliseconds before PWROK is asserted. After PWROK is asserted, the processor PLL locks to its operational frequency. 3. The system clock (SYSCLK/SYSCLK#) must be running before PWROK is asserted. When PWROK is asserted, the processor switches from driving the internal processor clock grid from the ring oscillator to driving from the PLL. The reference system clock must be valid at this time. The system clocks are designed to be running after 3.3 V has been within specification for three milliseconds. #### 4. PWROK assertion to deassertion of RESET# The duration of RESET# assertion during cold boots is intended to satisfy the time it takes for the PLL to lock with a less than 1 ns phase error. The processor PLL begins to run after PWROK is asserted and the internal clock grid is switched from the ring oscillator to the PLL. The PLL lock time may take from hundreds of nanoseconds to tens of microseconds. It is recommended that the minimum time between PWROK assertion to the deassertion of RESET# be at least 1.0 milliseconds. Southbridges enforce a delay of 1.5 to 2.0 milliseconds between PWRGD (Southbridge version of PWROK) assertion and NB\_RESET# deassertion. - 5. PWROK must be monotonic and meet the timing requirements as defined in Table 13, "General AC and DC Characteristics," on page 36. The processor should not switch between the ring oscillator and the PLL after the initial assertion of PWROK. - 6. NB\_RESET# must be asserted (causing CONNECT to also assert) before RESET# is deasserted. In practice all Southbridges enforce this requirement. - If NB\_RESET# does not assert until after RESET# has deasserted, the processor misinterprets the CONNECT assertion (due to NB\_RESET# being asserted) as the beginning of the SIP transfer. There must be sufficient overlap in the resets to ensure that CONNECT is sampled asserted by the processor before RESET# is deasserted. - 7. The FID[3:0] signals are valid within 100 ns after PWROK is asserted. The chipset must not sample the FID[3:0] signals until they become valid. Refer to the *AMD Athlon™ Processor-Based Motherboard Design Guide*, order# 24363, for the specific implementation and additional circuitry required. - 8. The FID[3:0] signals become valid within 100 ns after RESET# is asserted. Refer to the *AMD Athlon*<sup>TM</sup> *Processor-Based Motherboard Design Guide*, order# 24363, for the specific implementation and additional circuitry required. # Clock Multiplier Selection (FID[3:0]) The chipset samples the FID[3:0] signals in a chipset-specific manner from the processor and uses this information to determine the correct Serial Initialization Packet (SIP). The chipset then sends the SIP information to the processor for configuration of the AMD Athlon system bus for the clock multiplier that determines the processor frequency indicated by the FID[3:0] code. The SIP is sent to the processor using the SIP protocol. This protocol uses the PROCRDY, CONNECT, and CLKFWDRST signals, that are synchronous to SYSCLK. For more information about FID[3:0], see "FID[3:0] Pins" on page 70. **Serial Initialization Packet (SIP) Protocol.** Refer to $AMD\ Athlon^{\text{TM}}\ and\ AMD\ Duron^{\text{TM}}\ System\ Bus\ Specification,$ order# 21902 for details of the SIP protocol. ## 8.2 Processor Warm Reset Requirements ### Northbridge Reset Pins RESET# cannot be asserted to the processor without also being asserted to the Northbridge. RESET# to the Northbridge is the same as PCI RESET#. The minimum assertion for PCI RESET# is one millisecond. Southbridges enforce a minimum assertion of RESET# for the processor, Northbridge, and PCI of 1.5 to 2.0 milliseconds. ## 9 Mechanical Data ## 9.1 Introduction The AMD Athlon<sup>TM</sup> XP processor connects to the motherboard through a Pin Grid Array (PGA) socket named Socket A. This processor utilizes the Organic Pin Grid Array (OPGA) package type described in "OPGA Package Description" on page 48. For more information, see the *AMD Athlon*<sup>TM</sup> *Processor-Based Motherboard Design Guide*, order# 24363. # 9.2 Die Loading The processor die on the OPGA package is exposed at the top of the package. This feature facilitates heat transfer from the die to an approved heat sink. It is critical that the mechanical loading of the heat sink does not exceed the limits shown in Table 17. Any heat sink design should avoid loads on corners and edges of die. The OPGA package has compliant pads that serve to bring surfaces in planar contact. Tool-assisted zero insertion force sockets should be designed so that no load is placed on the ceramic substrate of the package. Table 17 shows the mechanical loading specifications for the processor die. Table 17. Mechanical Loading | Location | Dynamic (MAX) | Static (MAX) | Units | Note | |-------------|---------------|--------------|-------|------| | Die Surface | 100 | 30 | lbf | 1 | | Die Edge | 10 | 10 | lbf | 2 | - 1. Load specified for coplanar contact to die surface. - 2. Load defined for a surface at no more than a two degree angle of inclination to die surface. # 9.3 OPGA Package Description Figure 13 on page 49 shows a diagram and notes for the AMD Athlon XP processor OPGA package. Table 18 provides the dimensions in millimeters assigned to the letters and symbols shown in the Figure 13 diagram. Table 18. Dimensions for the AMD Athlon™ XP Processor OPGA Package | Letter or<br>Symbol | Minimum<br>Dimension* | Maximum<br>Dimension* | Letter or<br>Symbol | Minimum<br>Dimension* | Maximum<br>Dimension* | | | |---------------------|-----------------------|-----------------------|---------------------|-----------------------|-----------------------|--|--| | D/E | 49.27 | 49.78 | G/H | - | 4.50 | | | | D1/E1 | 45.72 | BSC | Α | 1.942 | REF | | | | D2 | 11.69 | 8 REF | A1 | 1.00 | 1.20 | | | | D3 | 3.30 | 3.60 | A2 | 0.80 | 0.88 | | | | D4 | 6.40 | 6.95 | A3 | 0.116 | - | | | | D5 | 6.40 | 6.95 | A4 | - | 1.90 | | | | D6 | 3.35 | 3.90 | φР | - | 6.60 | | | | D7 | 7.48 | 8.03 | φb | 0.43 | 0.50 | | | | D8 | 3.05 | 3.35 | φb1 | 1.40 | REF | | | | E2 | 11.01 | REF | S | 1.435 | 2.375 | | | | E3 | 2.35 | 2.65 | L | 3.05 | 3.31 | | | | E4 | 7.90 | 8.45 | M | 3 | 7 | | | | E5 | 3.29 | 3.84 | N | 4.5 | 53 | | | | E8 | 7.94 | 8.49 | е | 1.27 | BSC | | | | E9 | 1.66 | 1.96 | e1 | 2.54 | 54 BSC | | | <sup>\*</sup>Dimensions are given in millimeters. #### GENERAL NOTES: - 1. All dimensions are specified in millimeter (mm). - 2. Dimensioning and tolerancing per ASME-Y14.5M-1994. - This corner is marked with a triangle on both sides of the package to identify the pin A1 corner for orientation purposes. - A Pin tips should have radius. - Symbol "M" determines pin matrix size and "N" is number of pins. - 6. For staggered pin configuration, pins on the same row are on a 2.54 mm grid. Adjacent rows offset by 1.27 mm. Figure 13. AMD Athlon™ XP Processor OPGA Package 24309C-November 2001 # 10 Pin Descriptions ## 10.1 Pin Diagram and Pin Name Abbreviations Figure 14 on page 52 shows the staggered Pin Grid Array (PGA) for the AMD Athlon<sup>TM</sup> XP processor. Because some of the pin names are too long to fit in the grid, they are abbreviated. Figure 15 on page 53 shows the bottomside view of the array. Table 19 on page 54 lists all the pins in alphabetical order by pin name, along with the abbreviation where necessary. | | 1 | ∞ | 1 | Δ | I | - | | Ŧ | 1 | × | 1 | 8 | | _ | | ~ | | _ | | ^ | | × | | Z | _ | AB | | Δ | | ΑF | | АН | | AK | | 5 | _ | | |----|----------|-----|--------|-----|--------|-----|----------|-----|----------|----------|--------------------------------------------------|------------------------------------------|--------|-----|----------|-------|-------------|------------------------------------------|--------------|-----|----------|-----|--------|-------|---------|-----|--------|-----|--------|-----|-----------|-------|---------|------|---------------|-----|--------|----------| | L | <b>A</b> | | ∪<br>∓ | | Z E | | <u>ی</u> | | <b>-</b> | | <b>-</b> | _ | Z<br>® | | <b>o</b> | | <b>S</b> 9 | | _ | | <b>×</b> | | Y | | 1 | A | _ | ΑD | - | _ | _ | | • | | 1 <b>0 AL</b> | AM | PAN 6 | 37 | | 37 | SD#30 | | SD0C#1 | | SD#22 | | SD#21 | | SD#29 | | SD#28 | | 81#OS | | 91#QS | | 9#QS | | NC | | L#QS | | SD#12 | | SD#13 | | ll#0S | | SD#9 | | SAI#7 | | SAI#3 | | SA#10 | | SAI#9 | | | 36 | _ | ))A | | SSA | - | λCC | _ | NSS | L | ))A | | SSA | | ))A | | SSA | | NCC | | VSS | | VCC | | NSS | | NCC | | SSA | | NCC | | VSS | | NCC | | SSA | | % | | 35 | SD#40 | | SD#41 | | SD#31 | | SD#23 | | SDIC#1 | | ¥ | | SD#27 | | Z1#0S | | SD#15 | | SD#4 | | SD#2 | | SD#3 | | SD#0 | | SD#14 | | SD0C#0 | | SA#11 | | SAI#6 | | SAI#4 | | SA#13 | 35 | | 34 | | NSS | | NSS | | ΛCC | | SSA | | ΛCC | | SSA | | NCC | | SSA | | VCC | | VSS | | VCC | | VSS | | MCC | | SSA | | NCC | | VSS | | NCC | | NCC | | 34 | | 33 | SD0C#2 | | SD#42 | | NC | | SD#20 | | 61#OS | | SD#26 | | SD#25 | | SD#24 | | <b>Z#0S</b> | | S#QS | | SDIC#0 | | NC | | SD#8 | | 01#0S | | SAI#5 | | SAI#2 | | SAIC# | | SAI#8 | | #NI OS | 33 | | 32 | | λCC | | λCC | | ))A | | )k | | λCC | | SSA | | λCC | | SSA | | λCC | | VSS | | λCC | | NSS | | λχ | | SSA | | NC | | NSS | | SSA | | NSS | | 32 | | 31 | ¥ | | SD#43 | | SD#32 | | ¥ | | ¥ | | ¥ | | )¥ | | ¥ | | NC | | NC<br>NC | | NC | | NC | | NC | | NC | | NC | | ¥ | | SFILLV# | | #A00S | | SAI#14 | 31 | | 30 | | SSA | | SSA | | × | | )i | | ¥ | | SSA | | λCC | | SSA | | ))) | | NSS | | JJA | | NSS | | JJΛ | | NC | | NC | | NC | | λCC | | λCC | | 30 | | 29 | SD#44 | | SD#45 | | SD#33 | | JN | | | | | | | | | | | | | | | | | | | | | | | | KEY | | 0#IVS | | L#IVS | | SAI#12 | 29 | | 28 | | ))A | | λCC | | אננ | | JN | | | | | | | | | | | | | | | | | | | | | | NC | | VSS | | SSA | | SSA | | 28 | | 27 | SD#34 | | SD#38 | | SDIC#2 | | JN | | | | | | | | | | | | | | | | | | | | | | | | KEY | | NC | | NC | | NC | 27 | | 26 | | NSS | | NSS | | SSA | | SSA | | | | | | | | | | | | | | | | | | | | | | λCC | | λCC | | אננ | | λCC | | 26 | | 25 | SD#35 | | SD#47 | | NC | | KEY | | | | | | | | | | | | | | | | | | | | | | | | NC | | PLBYP# | | ЭN | | NC | 25 | | 24 | | λCC | | ACC | | λCC | | λCC | | | | Š | | | | | | | | | | VSS | | VSS | | VSS | | NSS | | 24 | | | | | | | | | | 23 | SD#39 | | SD#37 | | SD#46 | | KEY | | | | | AMD Athlon™ XP Processor<br>Topside View | | | | | | | | | | | MC | | VCCA | | DNNC | | PRCRDY | 23 | | | | | | | | | | 22 | | NSS | | VSS | | NSS | | NSS | | | | | | | | | ğ | j | | | | | | | | | | | | VCC | | VCC | | NCC | | λCC | | 22 | | 21 | ZS#0S | | 95#05 | | SD#36 | | NC | | | | | | | | | | 2 | 2 | ≥ | | | | | | | | | | | | NC | | CLKFR | | К7С0 | | K7C0# | 21 | | 20 | | λCC | | λCC | | λCC | | λCC | | | | | | | | | | •<br>• • | Z | | | | | | | | | | | VSS | | VSS | | NSS | | NSS | | 20 | | 61 | NC | | 65#QS | | 85#QS | | Ж | | | | | | | | | | <b>&gt;</b> | <b>〈</b> | <u>e</u> | | | | | | | | | | | | NC | | NC | | RCLK# | | RCLK | 16 | | 18 | | NSS | | NSS | | NSS | | NSS | | | | | | | | | 5 | ₹ . | Topside View | | | | | | | | | | | λCC | | VCC | | ΛCC | | λα | | 18 | | 17 | SD#62 | | 09#QS | | SD#48 | | KEY | | | | | | | | | | į | ĺ, | ᅙ | | | | | | | | | | | | KEY | | NC | | CLKIN# | | CLKIN | 17 | | 91 | | λCC | | λCC | | λCC | | λCC | | | | | | | | | Z | ֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֓֡֓֓֡֓֓֓֓֓֡֓֡ | | | | | | | | | | | | NSS | | ۸SS | | NSS | | VSS | | 91 | | 15 | SD#63 | | 15#05 | | SDIC#3 | | KEY | | | | | | | | | | 5 | • | | | | | | | | | | | | | KEY | | NC | | PLBYC# | | PLBYC | 15 | | 4 | | NSS | | NSS | | NSS | | NSS | | | | | | | | | | ζ. | | | | | | | | | | | | λCC | | NCC | | λCC | | λCC | | 4 | | 13 | SD#53 | | ¥ | | SD#49 | | ) | | | | | | | | | | | | | | | | | | | | | | | | CO REF B# | | ANLOG | | PLMN2 | | PLMN1 | 13 | | 12 | | ))A | | ))A | | ))A | | ))A | | | | | | | | | | | | | | | | | | | | | | NSS | | VSS | | NSS | | NSS | | 12 | | = | D#61 | | SD0C#3 | | 05#05 | | )i | | | | | | | | | | | | | | | | | | | | | | | | COREFB | | NC | | NC | | × | = | | 10 | ~ | SSA | S | NSS | | NSS | | NC | | | | | | | | | | | | | | | | | | | | | | NC | | λα | | λα | | λα | | 01 | | 6 | SD#22 | | SD#54 | | SD#52 | | KEY | | | | | | | | | | | | | | | | | | | | | | | | KEY | | NC | | NC | | ž | 6 | | 8 | × | ))A | Z | ))A | 1 | Σ | | NC | | Σ | | ACC | | NSS | | ))ACC | | VSS | | VCC | | NSS | | ACC | | NSS | | NC | | NC | | NC | | NC | | Σ | | 80 | | 7 | SA0#3 | | SA0#2 | | SA0#6 | | KEY | | VID[4] | | VID[3] | | KEY | | KEY | | ТНДА | | THDC | | NC | | KEY | | KEY | | NC | | NC | | KEY | | NC | | Ж | | )k | 7 | | 9 | | NSS | 35 | NSS | | NSS | | NC | 17 | VSS | 1 | ))A | | NSS | | λCC | | VSS | _ | VCC | | VSS | | ACC . | | NSS | | ))A | | NC | | AMD | | CPR# | | NSS | | 9 | | 2 | | | SA 0#8 | | SA 0#4 | | SA0#13 | | NC<br>NC | <u> </u> | VID[2] | | PICD#1 | | SCNSN | | SCNCK2 | | TD0 | | VREF_S | | NC | | NC | | NZ | | dΖ | | NC | | λα | | ))A | | #IWS | 2 | | 4 | | ACC | æ | λζζ | 1 | NSS | | ACC | | NSS | 1 | ACC | )II | NSS | | ACC | _ | VSS | | VCC | | VSS | | VCC | | NSS | | ACC | | VSS | | VCC | | VSS | | NSS | Š | 4 | | 3 | SA0#12 | > | SA 0#9 | - | SA0C# | | SA0#14 | > | SA0#1 | ^ | [1]aw | | PICD#0 | | TMS | | SCNINV | | TRST# | | FID[1] | | F10[3] | | DBREQ# | ^ | PLTST# | | PWROK | | RESET# | | #INI# | | FL USH# | > | IWI | ဗ | | - | SAG | NSS | Š | ))A | - | NSS | | ))A | ¥ | NSS | + | ))A | PIC | NSS | | ))A | | VSS | | NCC | | VSS | | ACC | | NSS | _ | ))A | | VSS | | ACC . | | NSS | J.H | ))A | Z | 2 | | 2 | | š, | #7 | )A | | | | ۸. | ₽<br>P | × | <del> </del> | | XT. | | | | | | | | | | | | | λ | | )A | | | | | | | ~ | λ. | | - | | - | | - | SA0#7 | ۵ | SA0#11 | _ | SA0#10 | Ŧ | SA 0#0 | × | [0]aıx | W | PICCLK | _ | TCK | ~ | SCNCK1 | T | Œ | ^ | FID[0] | X | FID[2] | | N DBRDY | AB | STPC# | D | A20M# | _ | FERR | _ | IG NNE# | | INTR | 5 | _ | $\vdash$ | | | ¥ | | U | | ш | | ပ | | _ | | _ | _ | z | | ø | | S | | _ | | > | | ٨ | | AA | A | AC | AD | AE | AF | AG | АН | A | AK | ΑL | ¥ | A | 1 | Figure 14. AMD Athlon™ XP Processor Pin Diagram—Topside View | | 1 | 2 | 1 | 4 | 1 | 9 | 1 | ∞ | 1 | 0 | 1 | 12 | 1 | 4 | | 91 | 1 | <u></u> | 1 | 0 | ı | 2 | 1 | 4 | | 9 | | 00 | | • | | 2 | ı | 4 | | ودا | | | |-------------|--------|-----|--------|----------|--------|------|--------|----------|-------|-----|--------|-----|------------|------|-------------|----------|--------|---------------------------|------------------------|--------|-------|-----|--------|-----|--------|-----|--------|-----|--------|-----|---------|------|---------|------|--------|----------|--------|----------| | L | - | | က | <u> </u> | ٠ | | 7 | _ | 6 | 10 | = | _ | - 13 | 14 | . <b>12</b> | _ | 11 × | 18 | <b>61</b> | 20 | # 21 | 22 | ľ | 24 | 7 | 26 | - | 28 | Z | | E | 32 | ₩ 33 | 34 | 33 | 36 | 9 37 | <u> </u> | | AN | | | MM | | #IWS | | ¥ | | ¥ | | ¥ | | PLMN1 | | PLBYC | | CLKIN | | RCLK | | #0)/X | | PRCRDY | | ¥ | | NC | | SAI#12 | | SA#14 | | #NIOS | | SA#13 | | SAI#9 | AN | | AM | | NCC | ** | SSA | | NSS | | × | | ))A | | VSS | 2 | NCC | * | NSS | * | ))A | ate. | VSS | _ | ))A | _ | VSS | | ))A | | SSV | | VCC | *** | SSV | _ | ))A | | SSA | 0 | AM | | ΑF | INTR | | FLUSH# | | NCC | ļ | × | | ¥ | | ¥ | | PLMN2 | | PLBYC# | | CLKIN# | | RCLK# | | K7C0 | | CNNCT | | ž | | NC | | SAI#1 | | #AOOS | | SAI#8 | | SAI#4 | <u> </u> | SAI#10 | ΑΓ | | AK | atts. | NSS | | SSA | | CPR# | | ¥ | | ))A | | SSA | <b>'</b> D | ))(C | | NSS | | ))A | | NSS | | ))A | | NSS | ate. | ))A | | SSA | | VCC | *** | SSA | | NCC | | NCC | Ш | AK | | ₹ | IGNNE# | | #LINI | | ))A | | × | | K | | × | | ANLOG | | N | | N | | N | - | CLKFR | | VCCA | | PLBYP# | | NC | | SAI#0 | | SFILLV# | | SAIC# | | SAI#6 | L | SAI#3 | ¥ | | ΑH | | λCC | | λCC | | AMD | | ¥ | | ))A | | NSS | alen. | λCC | | NSS | | λCC | | NSS | | λCC | | NSS | | λCC | | SSA | | ž | | SSA | | NSS | | NSS | | AH | | AG | FERR | | RESET# | | ¥ | | KEY | | KEY | | COREFB | | COREFB# | | KEY | | KEY | | × | | ¥ | | ¥ | | × | | KEY | | KEY | | NC | | SA#2 | | SAI#11 | | SA#7 | AG | | ΑF | | NSS | | NSS | | ¥ | | ¥ | | N | | NSS | | אנכ | | VSS | | אננ | | SSA | | אננ | | SSA | | אננ | | NC | | NC | | NC | | ))(C | | ))A | | AF | | ΑE | A20M# | | PWROK | | dΖ | | ¥ | | | | | | | | | | | | | | | | | | | | | | | | × | | SAI#5 | | 0#)0@S | | 6#QS | AE | | AD | | λCC | | ))A | | אננ | | × | | | | | | | | | | | | | | | | | | | | | | NC | | SSA | | SSA | | SSA | | AD | | AC | STPC# | | PLTST# | | NZ | | ¥ | | | | | | | | | | | | | | | | | | | | | | | | )į | | SD#10 | | SD#14 | | SD#11 | AC | | AB | | VSS | | VSS | | NSS | | NSS | | | | | | | | | | | | | | | | | | | | | | VCC | | λCC | | λCC | | NCC | | AB | | ΑA | DBRDY | | DBREQ# | | )į | | KEY | | | | | | | | | | | | | | | | | | | | | | | | NC | | 8#QS | | 0#0S | | SD#13 | AA | | Z | | λCC | | λCC | | ))A | | λCC | | | | | | | | | į | 5 | | | | | | | | | | | | VSS | | SSA | | NSS | | NSS | П | z | | <b>&gt;</b> | HD[2] | | FID[3] | | ¥ | | KEY | | | | | | | | | | | SS | | | | | | | | | | | | | )k | | ž | | SD#3 | | SD#12 | ٨ | | × | | VSS | | NSS | | NSS | | NSS | | | | | | | | | | ĕ | 3 | | | | | | | | | | | VCC | | λCC | | λCC | | NCC | | × | | > | FID[0] | | FID[1] | | VREF_S | | ¥ | | | | | | | | | | ć | Z | <b>Vie</b> | ,<br>, | | | | | | | | | | | Ж | | SDIC#0 | | SD#2 | | SD#1 | > | | > | | λCC | | λCC | | λCC | | λίζ | | | | | | | | | \$ | × | <b>Bottomside View</b> | )<br>! | | | | | | | | | | VSS | | N.SS | | VSS | | VSS | П | > | | <b>D</b> | 巨 | | TRST# | | 100 | | THDC | | | | | | | | | | Ę | | nsi | | | | | | | | | | | | NC | | S#4S | | SD#4 | | NC | ר | | _ | | NSS | | VSS | | NSS | | NSS | | | | | | | | | _ | <u>=</u> | 5 | | | | | | | | | | | VCC | | λCC | | NCC | | VCC | | T | | s | SCNCKI | | SCNINV | | SCNCK2 | | THDA | | | | | | | | | | j | | io i | | | | | | | | | | | | NC | | Z#QS | | SD#15 | | SD#6 | S | | ~ | | λα | | λΩ | | λ(C | | λα | | | | | | | | | | 2 | ••• | l | | | | | | | | | | VSS | | SSA | | VSS | | VSS | | ч | | ø | TCK | | TMS | | SCNSN | | KEY | | | | | | | | | | | AMD Athlon " XP Processor | | | | | | | | | | | | | NC | | SD#24 | | SD#17 | | SD#16 | Ø | | ۵ | | VSS | | VSS | | VSS | | ۸SS | | | | | | | | | | | | | | | | | | | | | | VCC | | λCC | | λζζ | | VCC | | Ь | | z | PICCLK | | PICD#0 | | PICD#1 | | KEY | | | | | | | | | | | | | | | | | | | | | | | | Ж | | SD#25 | | 2D#27 | | SD#18 | z | | × | | JJA | | λCC | | Jλ | | λίζ | | | | | | | | | | | | | | | | | | | | | | VSS | | SSA | | NSS | | SSA | | ¥ | | 1 | [0]aw | | [1]aw | | WD[2] | | [8]aw | | | | | | | | | | | | | | | | | | | | | | | | NC | | SD#26 | | NC | | SD#28 | 1 | | ¥ | | SSA | | NSS | | SSA | | NC | | | | | | | | | | | | | | | | | | | | | | NC | | χλ | | λα | | λCC | | К | | - | SA0#0 | | SA0#1 | | )¥ | | VID[4] | | | | | | | | | | | | | | | | | | | | | | | | NC | | 61#QS | | SDIC#1 | | \$2#29 | ſ | | Ξ | | λας | | JJΛ | | ¥ | | × | | ¥ | | λCC | | SSA | | λας | | SSA | | λCC | | SSA | | λCC | | SSA | | NC | | NC | | NC | | SSA | | NSS | | Ι | | O | 01#0A2 | | SA0#14 | | SA0#13 | | KEY | | KEY | | ¥ | | ¥ | | KEY | | KEY | | )k | | × | | KEY | | KEY | | NC | | NC | | NC | | SD#20 | | SD#23 | | SD#21 | g | | 4 | | NSS | | VSS | | SSA | | NC | | SSA | | λCC | | VSS | | λCC | | NSS | | אננ | | NSS | | אננ | | SSA | | אננ | | NC | | אננ | | λCC | | NCC | | F | | Е | SA0#11 | | SA0G# | | SA0#4 | | SA0#6 | | SD#52 | | 05#QS | | SD#49 | | SDIC#3 | | SD#48 | | 85#QS | | 9E#QS | | SD#46 | | NC | | SDIC#2 | | SD#33 | | Z£#QS | | NC | | SD#31 | | SD#22 | Е | | Q | | λCC | | λCC | | SSA | | λCC | | SSA | | λCC | | SSA | | λCC | | SSA | | JJΛ | | SSA | | JJΛ | | SSA | | JJΛ | | VSS | | JJΛ | | SSA | | NSS | | D | | o | SA0#7 | | SA0#9 | | SA0#8 | | SA0#2 | | SD#54 | | SD0C#3 | | ¥ | | ls#0s | | 09#QS | | 65#QS | | 95#QS | | SD#37 | | SD#47 | | SD#38 | | SD#45 | | SD#43 | | SD#42 | | SD#41 | | SD0C#1 | C | | В | | NSS | | ))A | | NSS | | )<br>NCC | | NSS | | λCC | | NSS | | )<br>NCC | | NSS | | λCC | | NSS | | λCC | - | NSS | - | λCC | | VSS | | λCC | | VSS | | ))( | | В | | ∢ | | | SA0#12 | | \$40#2 | | \$40#3 | | SD#55 | | 19#QS | | \$0#23 | | SD#63 | | SD#62 | | × | | ZS#0S | | 6E#0S | | SD#35 | | SD#34 | | SD#44 | | NC | | SD 0C#2 | | SD#40 | L | SD#30 | 4 | | | _ | 2 | က | 4 | 2 | 9 | 7 | ∞ | 6 | 2 | = | 12 | 13 | 14 | 15 | 91 | 11 | 91 | 61 | 20 | 21 | 22 | 23 | 24 | 22 | 76 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | | Figure 15. AMD Athlon™ XP Processor Pin Diagram-Bottomside View **Table 19. Pin Name Abbreviations** | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|---------------|-------|--------------|-----------|------| | | A20M# | AE1 | | NC | A19 | | | AMD | AH6 | | NC | A31 | | ANLOG | ANALOG | AJ13 | | NC | C13 | | CLKFR | CLKFWDRST | AJ21 | | NC | E25 | | | CLKIN | AN17 | | NC | E33 | | | CLKIN# | AL17 | | NC | F8 | | CNNCT | CONNECT | AL23 | | NC | F30 | | | COREFB | AG11 | | NC | G11 | | | COREFB# | AG13 | | NC | G13 | | CPR# | CPU_PRESENCE# | AK6 | | NC | G19 | | | DBRDY | AA1 | | NC | G21 | | | DBREQ# | AA3 | | NC | G27 | | | FERR | AG1 | | NC | G29 | | | FID[0] | W1 | | NC | G31 | | | FID[1] | W3 | | NC | H6 | | | FID[2] | Y1 | | NC | H8 | | | FID[3] | Y3 | | NC | H10 | | | FLUSH# | AL3 | | NC | H28 | | | IGNNE# | AJ1 | | NC | H30 | | | INIT# | AJ3 | | NC | H32 | | | INTR | AL1 | | NC | J5 | | K7CO | K7CLKOUT | AL21 | | NC | J31 | | K7CO# | K7CLKOUT# | AN21 | | NC | K8 | | | KEY | G7 | | NC | K30 | | | KEY | G9 | | NC | L31 | | | KEY | G15 | | NC | L35 | | | KEY | G17 | | NC | N31 | | | KEY | G23 | | NC | Q31 | | | KEY | G25 | | NC | S31 | | | KEY | N7 | | NC | U31 | | | KEY | Q7 | | NC | U37 | | | KEY | Y7 | | NC | W7 | | | KEY | AA7 | | NC | W31 | | | KEY | AG7 | | NC | Y5 | | | KEY | AG9 | | NC | Y31 | | | KEY | AG15 | | NC | Y33 | | | KEY | AG 17 | | NC | AA5 | | | KEY | AG27 | | NC | AA31 | | | KEY | AG29 | | NC | AC7 | Table 19. Pin Name Abbreviations (continued) | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------|------|--------------|---------------|------------| | | NC | AC31 | | PICCLK | N1 | | | NC | AD8 | PICD#0 | PICD[0]# | N3 | | | NC | AD30 | PICD#1 | PICD[1]# | N5 | | | NC | AE7 | PLBYP# | PLLBYPASS# | AJ25 | | | NC | AE31 | PLBYC | PLLBYPASSCLK | AN15 | | | NC | AF6 | PLBYC# | PLLBYPASSCLK# | AL15 | | | NC | AF8 | PLMN1 | PLLMON1 | AN13 | | | NC | AF10 | PLMN2 | PLLMON2 | AL13 | | | NC | AF28 | PLTST# | PLLTEST# | AC3 | | | NC | AF30 | PRCRDY | PROCREADY | AN23 | | | NC | AF32 | | PWROK | AE3 | | | NC | AG5 | | RESET# | AG3 | | | NC | AG19 | RCLK | RSTCLK | AN19 | | | NC | AG21 | RCLK# | RSTCLK# | AL19 | | | NC | AG23 | SAI#0 | SADDIN[0]# | AJ29 | | | NC | AG25 | SAI#1 | SADDIN[1]# | AL29 | | | NC | AG31 | SAI#2 | SADDIN[2]# | AG33 | | | NC | AH8 | SAI#3 | SADDIN[3]# | AJ37 | | | NC | AH30 | SAI#4 | SADDIN[4]# | AL35 | | | NC | AJ7 | SAI#5 | SADDIN[5]# | AE33 | | | NC | AJ9 | SAI#6 | SADDIN[6]# | AJ35 | | | NC | AJ11 | SAI#7 | SADDIN[7]# | AG37 | | | NC | AJ15 | SAI#8 | SADDIN[8]# | AL33 | | | NC | AJ17 | SAI#9 | SADDIN[9]# | AN37 | | | NC | AJ19 | SAI#10 | SADDIN[10]# | AL37 | | | NC | AJ27 | SAI#11 | SADDIN[11]# | AG35 | | | NC | AK8 | SAI#12 | SADDIN[12]# | AN29 | | | NC | AL7 | SAI#13 | SADDIN[13]# | AN35 | | | NC | AL9 | SAI#14 | SADDIN[14]# | AN31 | | | NC | AL11 | SAIC# | SADDINCLK# | AJ33 | | | NC | AL25 | SAO#0 | SADDOUT[0]# | J1 | | | NC | AL27 | SAO#1 | SADDOUT[1]# | J3 | | | NC | AM8 | SAO#2 | SADDOUT[2]# | <b>C</b> 7 | | | NC | AN7 | SAO#3 | SADDOUT[3]# | A7 | | | NC | AN9 | SAO#4 | SADDOUT[4]# | <b>E</b> 5 | | | NC | AN11 | SAO#5 | SADDOUT[5]# | A5 | | | NC | AN25 | SAO#6 | SADDOUT[6]# | E7 | | | NC | AN27 | SAO#7 | SADDOUT[7]# | C1 | | | NMI | AN3 | SAO#8 | SADDOUT[8]# | C5 | Table 19. Pin Name Abbreviations (continued) | <b>Abbreviation</b> | Full Name | Pin | Abbreviation | Full Name | Pin | |---------------------|--------------|------------|--------------|----------------|-----| | SAO#9 | SADDOUT[9]# | C3 | SD#28 | SDATA[28]# | L37 | | SAO#10 | SADDOUT[10]# | G1 | SD#29 | SDATA[29]# | J37 | | SAO#11 | SADDOUT[11]# | E1 | SD#30 | SDATA[30]# | A37 | | SAO#12 | SADDOUT[12]# | A3 | SD#31 | SDATA[31]# | E35 | | SAO#13 | SADDOUT[13]# | G5 | SD#32 | SDATA[32]# | E31 | | SAO#14 | SADDOUT[14]# | G3 | SD#33 | SDATA[33]# | E29 | | SAOC# | SADDOUTCLK# | E3 | SD#34 | SDATA[34]# | A27 | | SCNCK1 | SCANCLK1 | <b>S</b> 1 | SD#35 | SDATA[35]# | A25 | | SCNCK2 | SCANCLK2 | S5 | SD#36 | SDATA[36]# | E21 | | SCNINV | SCANINTEVAL | S3 | SD#37 | SDATA[37]# | C23 | | SCNSN | SCANSHIFTEN | Q5 | SD#38 | SDATA[38]# | C27 | | SD#0 | SDATA[0]# | AA35 | SD#39 | SDATA[39]# | A23 | | SD#1 | SDATA[1]# | W37 | SD#40 | SDATA[40]# | A35 | | SD#2 | SDATA[2]# | W35 | SD#41 | SDATA[41]# | C35 | | SD#3 | SDATA[3]# | Y35 | SD#42 | SDATA[42]# | C33 | | SD#4 | SDATA[4]# | U35 | SD#43 | SDATA[43]# | C31 | | SD#5 | SDATA[5]# | U33 | SD#44 | SDATA[44]# | A29 | | SD#6 | SDATA[6]# | S37 | SD#45 | SDATA[45]# | C29 | | SD#7 | SDATA[7]# | S33 | SD#46 | SDATA[46]# | E23 | | SD#8 | SDATA[8]# | AA33 | SD#47 | SDATA[47]# | C25 | | SD#9 | SDATA[9]# | AE37 | SD#48 | SDATA[48]# | E17 | | SD#10 | SDATA[10]# | AC33 | SD#49 | SDATA[49]# | E13 | | SD#11 | SDATA[11]# | AC37 | SD#50 | SDATA[50]# | E11 | | SD#12 | SDATA[12]# | Y37 | SD#51 | SDATA[51]# | C15 | | SD#13 | SDATA[13]# | AA37 | SD#52 | SDATA[52]# | E9 | | SD#14 | SDATA[14]# | AC35 | SD#53 | SDATA[53]# | A13 | | SD#15 | SDATA[15]# | S35 | SD#54 | SDATA[54]# | C9 | | SD#16 | SDATA[16]# | Q37 | SD#55 | SDATA[55]# | A9 | | SD#17 | SDATA[17]# | Q35 | SD#56 | SDATA[56]# | C21 | | SD#18 | SDATA[18]# | N37 | SD#57 | SDATA[57]# | A21 | | SD#19 | SDATA[19]# | J33 | SD#58 | SDATA[58]# | E19 | | SD#20 | SDATA[20]# | G33 | SD#59 | SDATA[59]# | C19 | | SD#21 | SDATA[21]# | G37 | SD#60 | SDATA[60]# | C17 | | SD#22 | SDATA[22]# | E37 | SD#61 | SDATA[61]# | A11 | | SD#23 | SDATA[23]# | G35 | SD#62 | SDATA[62]# | A17 | | SD#24 | SDATA[24]# | Q33 | SD#63 | SDATA[63]# | A15 | | SD#25 | SDATA[25]# | N33 | SDIC#0 | SDATAINCLK[0]# | W33 | | SD#26 | SDATA[26]# | L33 | SDIC#1 | SDATAINCLK[1]# | J35 | | SD#27 | SDATA[27]# | N35 | SDIC#2 | SDATAINCLK[2]# | E27 | Table 19. Pin Name Abbreviations (continued) | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------------|------------|--------------|-----------|------------| | SDIC#3 | SDATAINCLK[3]# | E15 | VCC | VCC_CORE | F28 | | SDINV# | SDATAINVALID# | AN33 | VCC | VCC_CORE | F32 | | SDOC#0 | SDATAOUTCLK[0]# | AE35 | VCC | VCC_CORE | F34 | | SDOC#1 | SDATAOUTCLK[1]# | C37 | VCC | VCC_CORE | F36 | | SDOC#2 | SDATAOUTCLK[2]# | A33 | VCC | VCC_CORE | H2 | | SDOC#3 | SDATAOUTCLK[3]# | C11 | VCC | VCC_CORE | H4 | | SDOV# | SDATAOUTVALID# | AL31 | VCC | VCC_CORE | H12 | | SFILLV# | SFILLVALID# | AJ31 | VCC | VCC_CORE | H16 | | | SMI# | AN5 | VCC | VCC_CORE | H20 | | STPC# | STPCLK# | AC1 | VCC | VCC_CORE | H24 | | | TCK | Q1 | VCC | VCC_CORE | K32 | | | TDI | U1 | VCC | VCC_CORE | K34 | | | TDO | U5 | VCC | VCC_CORE | K36 | | THDA | THERMDA | <b>S</b> 7 | VCC | VCC_CORE | M2 | | THDC | THERMDC | U7 | VCC | VCC_CORE | M4 | | | TMS | Q3 | VCC | VCC_CORE | M6 | | | TRST# | U3 | VCC | VCC_CORE | M8 | | VCC | VCC_CORE | B4 | VCC | VCC_CORE | P30 | | VCC | VCC_CORE | B8 | VCC | VCC_CORE | P32 | | VCC | VCC_CORE | B12 | VCC | VCC_CORE | P34 | | VCC | VCC_CORE | B16 | VCC | VCC_CORE | P36 | | VCC | VCC_CORE | B20 | VCC | VCC_CORE | R2 | | VCC | VCC_CORE | B24 | VCC | VCC_CORE | R4 | | VCC | VCC_CORE | B28 | VCC | VCC_CORE | R6 | | VCC | VCC_CORE | B32 | VCC | VCC_CORE | R8 | | VCC | VCC_CORE | B36 | VCC | VCC_CORE | T30 | | VCC | VCC_CORE | D2 | VCC | VCC_CORE | T32 | | VCC | VCC_CORE | D4 | VCC | VCC_CORE | T34 | | VCC | VCC_CORE | D8 | VCC | VCC_CORE | T36 | | VCC | VCC_CORE | D12 | VCC | VCC_CORE | V2 | | VCC | VCC_CORE | D16 | VCC | VCC_CORE | V4 | | VCC | VCC_CORE | D20 | VCC | VCC_CORE | V6 | | VCC | VCC_CORE | D24 | VCC | VCC_CORE | V8 | | VCC | VCC_CORE | D28 | VCC | VCC_CORE | X30 | | VCC | VCC_CORE | D32 | VCC | VCC_CORE | X32 | | VCC | VCC_CORE | F12 | VCC | VCC_CORE | X34 | | VCC | VCC_CORE | F16 | VCC | VCC_CORE | X36 | | VCC | VCC_CORE | F20 | VCC | VCC_CORE | <b>Z</b> 2 | | VCC | VCC_CORE | F24 | VCC | VCC_CORE | Z4 | Table 19. Pin Name Abbreviations (continued) | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------|------|--------------|-----------|------| | VCC | VCC_CORE | Z6 | VCC | VCC_CORE | AM26 | | VCC | VCC_CORE | Z8 | VCC | VCC_CORE | AM30 | | VCC | VCC_CORE | AB30 | VCC | VCC_CORE | AM34 | | VCC | VCC_CORE | AB32 | | VCCA | AJ23 | | VCC | VCC_CORE | AB34 | | VID[0] | L1 | | VCC | VCC_CORE | AB36 | | VID[1] | L3 | | VCC | VCC_CORE | AD2 | | VID[2] | L5 | | VCC | VCC_CORE | AD4 | | VID[3] | L7 | | VCC | VCC_CORE | AD6 | | VID[4] | J7 | | VCC | VCC_CORE | AF14 | VREF_S | VREF_SYS | W5 | | VCC | VCC_CORE | AF18 | | VSS | B2 | | VCC | VCC_CORE | AF22 | | VSS | B6 | | VCC | VCC_CORE | AF26 | | VSS | B10 | | VCC | VCC_CORE | AF34 | | VSS | B14 | | VCC | VCC_CORE | AF36 | | VSS | B18 | | VCC | VCC_CORE | AH2 | | VSS | B22 | | VCC | VCC_CORE | AH4 | | VSS | B26 | | VCC | VCC_CORE | AH10 | | VSS | B30 | | VCC | VCC_CORE | AH14 | | VSS | B34 | | VCC | VCC_CORE | AH18 | | VSS | D6 | | VCC | VCC_CORE | AH22 | | VSS | D10 | | VCC | VCC_CORE | AH26 | | VSS | D14 | | VCC | VCC_CORE | AK10 | | VSS | D18 | | VCC | VCC_CORE | AK14 | | VSS | D22 | | VCC | VCC_CORE | AK18 | | VSS | D26 | | VCC | VCC_CORE | AK22 | | VSS | D30 | | VCC | VCC_CORE | AK26 | | VSS | D34 | | VCC | VCC_CORE | AK30 | | VSS | D36 | | VCC | VCC_CORE | AK34 | | VSS | F2 | | VCC | VCC_CORE | AK36 | | VSS | F4 | | VCC | VCC_CORE | AJ5 | | VSS | F6 | | VCC | VCC_CORE | AL5 | 1 | VSS | F10 | | VCC | VCC_CORE | AM2 | 1 | VSS | F14 | | VCC | VCC_CORE | AM10 | 1 | VSS | F18 | | VCC | VCC_CORE | AM14 | 1 | VSS | F22 | | VCC | VCC_CORE | AM18 | | VSS | F26 | | VCC | VCC_CORE | AM22 | | VSS | H14 | | VCC | VCC_CORE | AM26 | 1 | VSS | H18 | | VCC | VCC_CORE | AM22 | | VSS | H22 | Table 19. Pin Name Abbreviations (continued) | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------|------|--------------|-----------|----------| | | VSS | H26 | | VSS | AD34 | | | VSS | H34 | | VSS | AD36 | | | VSS | H36 | | VSS | AF2 | | | VSS | K2 | | VSS | AF4 | | | VSS | K4 | | VSS | AF12 | | | VSS | K6 | | VSS | AF16 | | | VSS | M30 | | VSS | AH12 | | | VSS | M32 | | VSS | AH16 | | | VSS | M34 | | VSS | AH20 | | | VSS | M36 | | VSS | AH24 | | | VSS | P2 | | VSS | AH28 | | | VSS | P4 | | VSS | AH32 | | | VSS | P6 | | VSS | AH34 | | | VSS | P8 | | VSS | AH36 | | | VSS | R30 | | VSS | AK2 | | | VSS | R32 | | VSS | AK4 | | | VSS | R34 | | VSS | AK12 | | | VSS | R36 | | VSS | AK16 | | | VSS | T2 | | VSS | AK20 | | | VSS | T4 | | VSS | AK24 | | | VSS | T6 | | VSS | AK28 | | | VSS | T8 | | VSS | AK32 | | | VSS | V30 | | VSS | AM4 | | | VSS | V32 | | VSS | AM6 | | | VSS | V34 | | VSS | AM12 | | | VSS | V36 | | VSS | AM16 | | | VSS | X2 | | VSS | AM20 | | | VSS | X4 | | VSS | AM24 | | | VSS | X6 | | VSS | AM28 | | | VSS | X8 | | VSS | AM32 | | | VSS | Z30 | | VSS | AM36 | | | VSS | Z32 | | ZN | AC5 | | | VSS | Z34 | | ZP | AE5 | | | VSS | Z36 | | 1 | <u> </u> | | | VSS | AB2 | | | | | | VSS | AB8 | | | | | | VSS | AB4 | | | | | | VSS | AB6 | | | | | | VSS | AD32 | | | | ## 10.2 Pin List Table 20 cross-references Socket A pin location to signal name. The "L" (Level) column shows the electrical specification for this pin. "P" indicates a push-pull mode driven by a single source. "O" indicates open-drain mode that allows devices to share the pin. **Note:** The AMD Athlon processor supports push-pull drivers. For more information, see "Push-Pull (PP) Drivers" on page 6. The "P" (Port) column indicates if this signal is an input (I), output (O), or bidirectional (B) signal. The "R" (Reference) column indicates if this signal should be referenced to VSS (G) or VCC\_CORE (P) planes for the purpose of signal routing with respect to the current return paths. **Table 20. Cross-Reference by Pin Location** | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |-----|-----------------|-------------|---|---|---|------------|-------------|-------------|---|---|---| | A1 | No Pin | page 72 | - | - | - | B2 | VSS | | - | - | - | | A3 | SADDOUT[12]# | | Р | 0 | G | B4 | VCC_CORE | | - | - | - | | A5 | SADDOUT[5]# | | P | 0 | G | B6 | VSS | | - | - | - | | A7 | SADDOUT[3]# | | Р | 0 | G | B8 | VCC_CORE | | - | - | - | | A9 | SDATA[55]# | | P | В | Р | B10 | VSS | | - | - | - | | A11 | SDATA[61]# | | P | В | Р | B12 | VCC_CORE | | - | - | - | | A13 | SDATA[53]# | | Р | В | G | B14 | VSS | | - | - | - | | A15 | SDATA[63]# | | Р | В | G | B16 | VCC_CORE | | - | - | - | | A17 | SDATA[62]# | | P | В | G | B18 | VSS | | - | - | - | | A19 | NC Pin | page 72 | • | - | - | B20 | VCC_CORE | | - | - | - | | A21 | SDATA[57]# | | P | В | G | B22 | VSS | | - | - | - | | A23 | SDATA[39]# | | P | В | G | B24 | VCC_CORE | | - | - | - | | A25 | SDATA[35]# | | Р | В | Р | B26 | VSS | | - | - | - | | A27 | SDATA[34]# | | Р | В | Р | B28 | VCC_CORE | | - | - | - | | A29 | SDATA[44]# | | P | В | G | B30 | VSS | | - | - | - | | A31 | NC Pin | page 72 | • | - | - | B32 | VCC_CORE | | - | - | - | | A33 | SDATAOUTCLK[2]# | | Р | 0 | Р | B34 | VSS | | - | - | - | | A35 | SDATA[40]# | | Р | В | G | B36 | VCC_CORE | | - | - | - | | A37 | SDATA[30]# | | Р | В | Р | <b>C</b> 1 | SADDOUT[7]# | | Р | 0 | G | Table 20. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |------------|-----------------|-------------|---|---|---|------------|----------------|-------------|---|---|---| | C3 | SADDOUT[9]# | | Р | 0 | G | D34 | VSS | | - | - | - | | C5 | SADDOUT[8]# | | Р | 0 | G | D36 | VSS | | - | - | - | | <b>C</b> 7 | SADDOUT[2]# | | Р | 0 | G | E1 | SADDOUT[11]# | | Р | 0 | Р | | <b>C</b> 9 | SDATA[54]# | | Р | В | Р | E3 | SADDOUTCLK# | | Р | 0 | G | | C11 | SDATAOUTCLK[3]# | | Р | 0 | G | <b>E</b> 5 | SADDOUT[4]# | | Р | 0 | Р | | C13 | NC Pin | page 72 | - | - | - | <b>E</b> 7 | SADDOUT[6]# | | P | 0 | G | | C15 | SDATA[51]# | | Р | В | Р | <b>E</b> 9 | SDATA[52]# | | Р | В | Р | | C17 | SDATA[60]# | | Р | В | G | E11 | SDATA[50]# | | Р | В | Р | | C19 | SDATA[59]# | | Р | В | G | E13 | SDATA[49]# | | Р | В | G | | C21 | SDATA[56]# | | Р | В | G | E15 | SDATAINCLK[3]# | | Р | ı | G | | C23 | SDATA[37]# | | Р | В | Р | E17 | SDATA[48]# | | Р | В | Р | | C25 | SDATA[47]# | | Р | В | G | E19 | SDATA[58]# | | Р | В | G | | C27 | SDATA[38]# | | Р | В | G | E21 | SDATA[36]# | | Р | В | Р | | C29 | SDATA[45]# | | Р | В | G | E23 | SDATA[46]# | | Р | В | Р | | C31 | SDATA[43]# | | Р | В | G | E25 | NC Pin | page 72 | - | - | - | | C33 | SDATA[42]# | | Р | В | G | E27 | SDATAINCLK[2]# | | Р | I | G | | C35 | SDATA[41]# | | Р | В | G | E29 | SDATA[33]# | | Р | В | Р | | C37 | SDATAOUTCLK[1]# | | Р | 0 | G | E31 | SDATA[32]# | | Р | В | Р | | D2 | VCC_CORE | | - | - | - | E33 | NC Pin | page 72 | - | - | - | | D4 | VCC_CORE | | - | - | - | E35 | SDATA[31]# | | Р | В | Р | | D6 | VSS | | • | - | - | E37 | SDATA[22]# | | Р | В | G | | D8 | VCC_CORE | | 1 | - | - | F2 | VSS | | - | - | - | | D10 | VSS | | - | - | - | F4 | VSS | | - | - | - | | D12 | VCC_CORE | | - | - | - | F6 | VSS | | - | - | - | | D14 | VSS | | - | - | - | F8 | NC Pin | page 72 | - | - | - | | D16 | VCC_CORE | | - | - | - | F10 | VSS | | - | - | - | | D18 | VSS | | • | - | - | F12 | VCC_CORE | | • | - | - | | D20 | VCC_CORE | | - | - | - | F14 | VSS | | - | - | - | | D22 | VSS | | - | - | - | F16 | VCC_CORE | | - | - | - | | D24 | VCC_CORE | | - | - | - | F18 | VSS | | - | - | - | | D26 | VSS | | - | - | - | F20 | VCC_CORE | | - | - | - | | D28 | VCC_CORE | | - | - | - | F22 | VSS | | - | - | - | | D30 | VSS | | - | - | - | F24 | VCC_CORE | | - | - | - | | D32 | VCC_CORE | | - | - | - | F26 | VSS | | - | - | - | Table 20. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |-----|--------------|-------------|---|---|---|-----|----------------|-------------|---|---|---| | F28 | VCC_CORE | | - | - | - | H22 | VSS | | - | - | - | | F30 | NC Pin | page 72 | | - | - | H24 | VCC_CORE | | - | - | - | | F32 | VCC_CORE | | - | - | - | H26 | VSS | | - | - | - | | F34 | VCC_CORE | | • | - | - | H28 | NC Pin | page 72 | - | - | - | | F36 | VCC_CORE | | - | - | - | H30 | NC Pin | page 72 | - | - | - | | G1 | SADDOUT[10]# | | Р | 0 | Р | H32 | NC Pin | page 72 | - | - | - | | G3 | SADDOUT[14]# | | Р | 0 | G | H34 | VSS | | - | - | - | | G5 | SADDOUT[13]# | | Р | 0 | G | H36 | VSS | | - | - | - | | G7 | Key Pin | page 71 | - | - | - | J1 | SADDOUT[0]# | page 72 | Р | 0 | - | | G9 | Key Pin | page 71 | - | - | - | J3 | SADDOUT[1]# | page 72 | Р | 0 | - | | G11 | NC Pin | page 72 | - | - | - | J5 | NC Pin | page 72 | - | - | - | | G13 | NC Pin | page 72 | - | - | - | J7 | VID[4] | page 73 | 0 | 0 | - | | G15 | Key Pin | page 71 | - | - | - | J31 | NC Pin | page 72 | - | - | - | | G17 | Key Pin | page 71 | - | - | - | J33 | SDATA[19]# | | Р | В | G | | G19 | NC Pin | page 72 | - | - | - | J35 | SDATAINCLK[1]# | | Р | I | Р | | G21 | NC Pin | page 72 | - | - | - | J37 | SDATA[29]# | | Р | В | Р | | G23 | Key Pin | page 71 | - | - | - | K2 | VSS | | - | - | - | | G25 | Key Pin | page 71 | - | - | - | K4 | VSS | | - | - | - | | G27 | NC Pin | page 72 | - | - | - | K6 | VSS | | - | - | - | | G29 | NC Pin | page 72 | - | - | - | K8 | NC Pin | page 72 | - | - | - | | G31 | NC Pin | page 72 | - | - | - | K30 | NC Pin | page 72 | - | - | - | | G33 | SDATA[20]# | | Р | В | G | K32 | VCC_CORE | | - | - | - | | G35 | SDATA[23]# | | Р | В | G | K34 | VCC_CORE | | - | - | - | | G37 | SDATA[21]# | | Р | В | G | K36 | VCC_CORE | | - | - | - | | H2 | VCC_CORE | | • | - | - | L1 | VID[0] | page 73 | 0 | 0 | - | | H4 | VCC_CORE | | - | - | - | L3 | VID[1] | page 73 | 0 | 0 | - | | H6 | NC Pin | page 72 | - | - | - | L5 | VID[2] | page 73 | 0 | 0 | - | | H8 | NC Pin | page 72 | - | - | - | L7 | VID[3] | page 73 | 0 | 0 | - | | H10 | NC Pin | page 72 | 1 | - | - | L31 | NC Pin | page 72 | - | - | - | | H12 | VCC_CORE | | 1 | - | - | L33 | SDATA[26]# | | Р | В | Р | | H14 | VSS | | - | - | - | L35 | NC Pin | page 72 | - | - | - | | H16 | VCC_CORE | | - | - | - | L37 | SDATA[28]# | | Р | В | Р | | H18 | VSS | | - | - | - | M2 | VCC_CORE | | - | - | - | | H20 | VCC_CORE | | - | - | - | M4 | VCC_CORE | 1 | - | - | - | Table 20. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |-----|-------------|-------------|---|---|---|-----------|-------------|-------------|---|---|---| | M6 | VCC_CORE | | - | - | - | R30 | VSS | | - | - | - | | M8 | VCC_CORE | | - | - | - | R32 | VSS | | - | - | - | | M30 | VSS | | - | - | - | R34 | VSS | | - | - | - | | M32 | VSS | | - | - | - | R36 | VSS | | - | - | - | | M34 | VSS | | - | - | - | S1 | SCANCLK1 | page 72 | Р | I | - | | M36 | VSS | | - | - | - | S3 | SCANINTEVAL | page 72 | Р | I | - | | N1 | PICCLK | page 68 | 0 | ı | - | S5 | SCANCLK2 | page 72 | Р | I | - | | N3 | PICD#[0] | page 68 | 0 | В | - | <b>S7</b> | THERMDA | page 73 | - | - | - | | N5 | PICD#[1] | page 68 | 0 | В | - | S31 | NC Pin | page 72 | - | - | - | | N7 | Key Pin | page 71 | - | - | - | S33 | SDATA[7]# | | Р | В | G | | N31 | NC Pin | page 72 | - | - | - | S35 | SDATA[15]# | | Р | В | Р | | N33 | SDATA[25]# | | Р | В | Р | S37 | SDATA[6]# | | Р | В | G | | N35 | SDATA[27]# | | Р | В | Р | T2 | VSS | | - | - | - | | N37 | SDATA[18]# | | Р | В | G | T4 | VSS | | - | - | - | | P2 | VSS | | - | - | - | T6 | VSS | | - | - | - | | P4 | VSS | | - | - | - | T8 | VSS | | - | - | - | | P6 | VSS | | - | - | - | T30 | VCC_CORE | | - | - | - | | P8 | VSS | | - | - | - | T32 | VCC_CORE | | - | - | - | | P30 | VCC_CORE | | - | - | - | T34 | VCC_CORE | | - | - | - | | P32 | VCC_CORE | | - | - | - | T36 | VCC_CORE | | - | - | - | | P34 | VCC_CORE | | - | - | - | U1 | TDI | page 71 | Р | I | - | | P36 | VCC_CORE | | - | - | - | U3 | TRST# | page 71 | Р | I | - | | Q1 | TCK | page 71 | Р | I | - | U5 | TDO | page 71 | Р | 0 | - | | Q3 | TMS | page 71 | Р | ı | - | U7 | THERMDC | page 73 | - | - | - | | Q5 | SCANSHIFTEN | page 72 | Р | ı | - | U31 | NC Pin | page 72 | - | - | - | | Q7 | Key Pin | page 71 | - | - | - | U33 | SDATA[5]# | | Р | В | G | | Q31 | NC Pin | page 72 | - | - | - | U35 | SDATA[4]# | | Р | В | G | | Q33 | SDATA[24]# | | Р | В | Р | U37 | NC Pin | page 72 | - | - | - | | Q35 | SDATA[17]# | | Р | В | G | V2 | VCC_CORE | | - | - | - | | Q37 | SDATA[16]# | | Р | В | G | V4 | VCC_CORE | | - | - | - | | R2 | VCC_CORE | | - | - | - | V6 | VCC_CORE | | - | - | - | | R4 | VCC_CORE | | - | - | - | V8 | VCC_CORE | | - | - | - | | R6 | VCC_CORE | | - | - | - | V30 | VSS | | - | - | - | | R8 | VCC_CORE | | - | - | - | V32 | VSS | | - | - | - | Table 20. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | P | R | Pin | Name | Description | L | Р | R | |------------|----------------|-------------|---|---|---|------|------------|-------------|---|---|---| | V34 | VSS | | - | - | - | AA1 | DBRDY | page 69 | Р | 0 | - | | V36 | VSS | | - | - | - | AA3 | DBREQ# | page 69 | Р | I | - | | W1 | FID[0] | page 70 | 0 | 0 | - | AA5 | NC | | - | - | - | | W3 | FID[1] | page 70 | 0 | 0 | - | AA7 | Key Pin | page 71 | - | - | - | | W5 | VREFSYS | page 74 | Р | - | - | AA31 | NC Pin | page 72 | - | - | - | | W7 | NC Pin | page 72 | - | - | - | AA33 | SDATA[8]# | | Р | В | Р | | W31 | NC Pin | page 72 | - | - | - | AA35 | SDATA[0]# | | Р | В | G | | W33 | SDATAINCLK[0]# | | Р | I | G | AA37 | SDATA[13]# | | Р | В | G | | W35 | SDATA[2]# | | Р | В | G | AB2 | VSS | | - | - | - | | W37 | SDATA[1]# | | Р | В | Р | AB4 | VSS | | - | - | - | | X2 | VSS | | - | - | - | AB6 | VSS | | - | - | - | | X4 | VSS | | - | - | - | AB8 | VSS | | - | - | - | | Х6 | VSS | | - | - | - | AB30 | VCC_CORE | | - | - | - | | Х8 | VSS | | - | - | - | AB32 | VCC_CORE | | - | - | - | | X30 | VCC_CORE | | - | - | - | AB34 | VCC_CORE | | - | - | - | | X32 | VCC_CORE | | - | - | - | AB36 | VCC_CORE | | - | - | - | | X34 | VCC_CORE | | - | - | - | AC1 | STPCLK# | page 73 | Р | ı | - | | X36 | VCC_CORE | | - | - | - | AC3 | PLLTEST# | page 72 | Р | ı | - | | Y1 | FID[2] | page 70 | 0 | 0 | - | AC5 | ZN | page 74 | Р | - | - | | Y3 | FID[3] | page 70 | 0 | 0 | - | AC7 | NC | | - | - | - | | Y5 | NC Pin | page 72 | • | - | - | AC31 | NC Pin | page 72 | - | - | - | | Y7 | Key Pin | page 71 | 1 | - | - | AC33 | SDATA[10]# | | Р | В | Р | | Y31 | NC Pin | page 72 | - | - | - | AC35 | SDATA[14]# | | Р | В | G | | Y33 | NC Pin | page 72 | - | - | - | AC37 | SDATA[11]# | | Р | В | G | | Y35 | SDATA[3]# | | Р | В | G | AD2 | VCC_CORE | | • | - | - | | Y37 | SDATA[12]# | | Р | В | Р | AD4 | VCC_CORE | | - | - | - | | Z2 | VCC_CORE | | • | - | - | AD6 | VCC_CORE | | - | - | - | | Z4 | VCC_CORE | | - | - | - | AD8 | NC Pin | page 72 | - | - | - | | <b>Z</b> 6 | VCC_CORE | | - | - | - | AD30 | NC Pin | page 72 | - | - | - | | Z8 | VCC_CORE | | - | - | - | AD32 | VSS | | - | - | - | | Z30 | VSS | | - | - | - | AD34 | VSS | | - | - | - | | Z32 | VSS | | - | - | - | AD36 | VSS | | - | - | - | | Z34 | VSS | | - | - | - | AE1 | A20M# | | Р | I | - | | Z36 | VSS | | - | - | - | AE3 | PWROK | | Р | ı | - | Table 20. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | P | R | Pin | Name | Description | L | Р | R | |------|-----------------|-------------|---|---|---|------|-------------|-------------|---|---|---| | AE5 | ZP | page 74 | Р | - | - | AG21 | NC Pin | page 72 | - | - | - | | AE7 | NC | | ı | - | - | AG23 | NC Pin | page 72 | - | - | - | | AE31 | NC Pin | page 72 | 1 | - | - | AG25 | NC Pin | page 72 | - | - | - | | AE33 | SADDIN[5]# | | Р | I | G | AG27 | Key Pin | page 71 | - | - | - | | AE35 | SDATAOUTCLK[0]# | | Р | 0 | Р | AG29 | Key Pin | page 71 | - | - | - | | AE37 | SDATA[9]# | | Р | В | G | AG31 | NC Pin | page 72 | - | - | - | | AF2 | VSS | | | - | - | AG33 | SADDIN[2]# | | Р | I | G | | AF4 | VSS | | ı | - | - | AG35 | SADDIN[11]# | | Р | I | G | | AF6 | NC Pin | page 72 | ı | - | - | AG37 | SADDIN[7]# | | Р | I | Р | | AF8 | NC Pin | page 72 | | - | - | AH2 | VCC_CORE | | - | - | - | | AF10 | NC Pin | page 72 | 1 | - | - | AH4 | VCC_CORE | | - | - | - | | AF12 | VSS | | - | - | - | AH6 | AMD Pin | page 68 | - | - | - | | AF14 | VCC_CORE | | - | - | - | AH8 | NC Pin | page 72 | - | - | - | | AF16 | VSS | | - | - | - | AH10 | VCC_CORE | | - | - | - | | AF18 | VCC_CORE | | - | - | - | AH12 | VSS | | - | - | - | | AF20 | VSS | | - | - | - | AH14 | VCC_CORE | | - | - | - | | AF22 | VCC_CORE | | - | - | - | AH16 | VSS | | - | - | - | | AF24 | VSS | | - | - | - | AH18 | VCC_CORE | | - | - | - | | AF26 | VCC_CORE | | - | - | - | AH20 | VSS | | - | - | - | | AF28 | NC Pin | page 72 | - | - | - | AH22 | VCC_CORE | | - | - | - | | AF30 | NC Pin | page 72 | - | - | - | AH24 | VSS | | - | - | - | | AF32 | NC Pin | page 72 | - | - | - | AH26 | VCC_CORE | | - | - | - | | AF34 | VCC_CORE | | - | - | - | AH28 | VSS | | - | - | - | | AF36 | VCC_CORE | | - | - | - | AH30 | NC Pin | page 72 | - | - | - | | AG1 | FERR | page 69 | Р | 0 | - | AH32 | VSS | | - | - | - | | AG3 | RESET# | | - | I | - | AH34 | VSS | | - | - | - | | AG5 | NC Pin | page 72 | - | - | - | AH36 | VSS | | - | - | - | | AG7 | Key Pin | page 71 | - | - | - | AJ1 | IGNNE# | page 71 | Р | I | - | | AG9 | Key Pin | page 71 | ı | - | - | AJ3 | INIT# | page 71 | Р | I | - | | AG11 | COREFB | page 69 | - | - | - | AJ5 | VCC_CORE | | - | - | - | | AG13 | COREFB# | page 69 | - | - | - | AJ7 | NC Pin | page 72 | - | - | - | | AG15 | Key Pin | page 71 | - | - | - | AJ9 | NC Pin | page 72 | - | - | - | | AG17 | Key Pin | page 71 | - | - | - | AJ11 | NC Pin | page 72 | - | - | - | | AG19 | NC Pin | page 72 | - | - | - | AJ13 | Analog | page 68 | - | - | - | Table 20. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |------|---------------|-------------|---|---|---|------|----------------|-------------|---|---|---| | AJ15 | NC Pin | page 72 | - | - | - | AL9 | NC Pin | page 72 | - | - | - | | AJ17 | NC Pin | page 72 | - | - | - | AL11 | NC Pin | page 72 | - | - | - | | AJ19 | NC Pin | page 72 | 1 | - | - | AL13 | PLLMON2 | page 72 | 0 | 0 | - | | AJ21 | CLKFWDRST | page 68 | P | I | Р | AL15 | PLLBYPASSCLK# | page 72 | Р | I | - | | AJ23 | VCCA | page 73 | 1 | - | - | AL17 | CLKIN# | page 68 | Р | I | Р | | AJ25 | PLLBYPASS# | page 72 | Р | I | - | AL19 | RSTCLK# | page 68 | Р | I | Р | | AJ27 | NC Pin | page 72 | • | - | - | AL21 | K7CLKOUT | page 71 | Р | 0 | - | | AJ29 | SADDIN[0]# | page 72 | Р | I | - | AL23 | CONNECT | page 69 | Р | I | Р | | AJ31 | SFILLVALID# | | Р | I | G | AL25 | NC Pin | page 72 | - | - | - | | AJ33 | SADDINCLK# | | Р | ı | G | AL27 | NC Pin | page 72 | - | - | - | | AJ35 | SADDIN[6]# | | Р | I | Р | AL29 | SADDIN[1]# | page 72 | Р | I | - | | AJ37 | SADDIN[3]# | | P | I | G | AL31 | SDATAOUTVALID# | | Р | 0 | Р | | AK2 | VSS | | - | - | - | AL33 | SADDIN[8]# | | Р | I | Р | | AK4 | VSS | | - | - | - | AL35 | SADDIN[4]# | | Р | I | G | | AK6 | CPU_PRESENCE# | page 69 | - | - | - | AL37 | SADDIN[10]# | | Р | I | G | | AK8 | NC Pin | page 72 | - | - | - | AM2 | VCC_CORE | | - | - | - | | AK10 | VCC_CORE | | - | - | - | AM4 | VSS | | - | - | - | | AK12 | VSS | | - | - | - | AM6 | VSS | | - | - | - | | AK14 | VCC_CORE | | - | - | - | AM8 | NC Pin | page 72 | - | - | - | | AK16 | VSS | | - | - | - | AM10 | VCC_CORE | | - | - | - | | AK18 | VCC_CORE | | - | - | - | AM12 | VSS | | - | - | - | | AK20 | VSS | | - | - | - | AM14 | VCC_CORE | | - | - | - | | AK22 | VCC_CORE | | - | - | - | AM16 | VSS | | - | - | - | | AK24 | VSS | | - | - | - | AM18 | VCC_CORE | | - | - | - | | AK26 | VCC_CORE | | • | - | - | AM20 | VSS | | - | - | - | | AK28 | VSS | | - | - | - | AM22 | VCC_CORE | | - | - | - | | AK30 | VCC_CORE | | - | - | - | AM24 | VSS | | - | - | - | | AK32 | VSS | | - | - | - | AM26 | VCC_CORE | | - | - | - | | AK34 | VCC_CORE | | - | - | - | AM28 | VSS | | - | - | - | | AK36 | VCC_CORE | | - | - | - | AM30 | VCC_CORE | | - | - | - | | AL1 | INTR | page 71 | Р | ı | - | AM32 | VSS | | - | - | - | | AL3 | FLUSH# | page 71 | Р | ı | - | AM34 | VCC_CORE | | - | - | - | | AL5 | VCC_CORE | | - | - | - | AM36 | VSS | | - | - | - | | AL7 | NC Pin | page 72 | - | - | - | AN1 | No Pin | page 72 | - | - | - | Table 20. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | P | R | |------|---------------|-------------|---|---|---| | AN3 | NMI | | Р | I | - | | AN5 | SMI# | | Р | I | - | | AN7 | NC Pin | page 72 | - | - | - | | AN9 | NC Pin | page 72 | - | - | - | | AN11 | NC Pin | page 72 | - | - | - | | AN13 | PLLMON1 | page 72 | 0 | В | - | | AN15 | PLLBYPASSCLK | page 72 | P | I | - | | AN17 | CLKIN | page 68 | P | I | Р | | AN19 | RSTCLK | page 68 | P | I | Р | | AN21 | K7CLKOUT# | page 71 | P | 0 | - | | AN23 | PROCRDY | | P | 0 | Р | | AN25 | NC Pin | page 72 | - | - | - | | AN27 | NC Pin | page 72 | - | - | - | | AN29 | SADDIN[12]# | | P | I | G | | AN31 | SADDIN[14]# | | P | I | G | | AN33 | SDATAINVALID# | | Р | I | Р | | AN35 | SADDIN[13]# | | Р | I | G | | AN37 | SADDIN[9]# | | Р | I | G | ### 10.3 Detailed Pin Descriptions The information in this section pertains to Table 20 on page 60. A20M# Pin A20M# is an input from the system used to simulate address wrap-around in the 20-bit 8086. **AMD Pin** AMD Socket A processors do not implement a pin at location AH6. All Socket A designs must have a top plate or cover that blocks this pin location. When the cover plate blocks this location, a non-AMD part (e.g., PGA370) does not fit into the socket. However, socket manufacturers are allowed to have a contact loaded in the AH6 position. Therefore, motherboard socket design should account for the possibility that a contact could be loaded in this position. AMD Athlon™ System Bus Pins See the *AMD Athlon*<sup>TM</sup> and *AMD Duron*<sup>TM</sup> System Bus Specification, order# 21902 for information about the system bus pins—PROCRDY, PWROK, RESET#, SADDIN[14:2]#, SADDINCLK#, SADDOUT[14:2]#, SADDOUTCLK#, SDATA[63:0]#, SDATAINCLK[3:0]#, SDATAINVALID#, SDATAOUTCLK[3:0]#, SDATAOUTVALID#, SFILLVALID#. **Analog Pin** Treat this pin as a NC. APIC Pins, PICCLK, PICD[1:0]# The Advanced Programmable Interrupt Controller (APIC) is a feature that provides a flexible and expandable means of delivering interrupts in a system using an AMD processor. The pins, PICD[1:0], are the bi-directional message-passing signals used for the APIC and are driven to the Southbridge or a dedicated I/O APIC. The pin, PICCLK, must be driven with a valid clock input. For more information, see Table 16, "APIC Pin AC and DC Characteristics," on page 41. **CLKFWDRST Pin** CLKFWDRST resets clock-forward circuitry for both the system and processor. CLKIN, RSTCLK (SYSCLK) Pins Connect CLKINwith RSTCLK and name it SYSCLK. Connect CLKIN# with RSTCLK# and name it SYSCLK#. Length match the clocks from the clock generator to the Northbridge and processor. See "SYSCLK and SYSCLK#" on page 73 for more information. **CONNECT Pin** CONNECT is an input from the system used for power management and clock-forward initialization at reset. COREFB and COREFB# Pins COREFB and COREFB# are outputs to the system that provide processor core voltage feedback to the system. **CPU\_PRESENCE#** Pin CPU\_PRESENCE# is connected to VSS on the processor package. If pulled-up on the motherboard, CPU\_PRESENCE# may be used to detect the presence or absence of a processor in the Socket A-style socket. **DBRDY and DBREQ#** **Pins** DBRDY and DBREQ# are routed to the debug connector. DBREQ# is tied to VCC\_CORE with a pullup resistor. **FERR Pin** FERR is an output to the system that is asserted for any unmasked numerical exception independent of the NE bit in CRO. FERR is a push-pull active High signal that must be inverted and level shifted to an active Low signal. For more information about FERR and FERR#, see the "Required Circuits" chapter of the *AMD Athlon*<sup>TM</sup> *Processor-Based* Motherboard Design Guide, order# 24363. ### FID[3:0] Pins FID[3] (Y3), FID[2] (Y1), FID[1] (W3), and FID[0] (W1) are the 4-bit processor clock to SYSCLK ratio. Table 21 describes the encodings of the clock multipliers on FID[3:0]. Table 21. FID[3:0] Clock Multiplier Encodings | FID[3] | FID[2] | FID[1] | FID[0] | Processor Clock to<br>SYSCLK Frequency<br>Ratio | |--------|--------|--------|--------|-------------------------------------------------| | 0 | 0 | 0 | 0 | 11 | | 0 | 0 | 0 | 1 | 11.5 | | 0 | 0 | 1 | 0 | 12 | | 0 | 0 | 1 | 1 | ≥ 12.5* | | 0 | 1 | 0 | 0 | 5 | | 0 | 1 | 0 | 1 | 5.5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 6.5 | | 1 | 0 | 0 | 0 | 7 | | 1 | 0 | 0 | 1 | 7.5 | | 1 | 0 | 1 | 0 | 8 | | 1 | 0 | 1 | 1 | 8.5 | | 1 | 1 | 0 | 0 | 9 | | 1 | 1 | 0 | 1 | 9.5 | | 1 | 1 | 1 | 0 | 10 | | 1 | 1 | 1 | 1 | 10.5 | Note: The FID[3:0] signals are open drain processor outputs that are pulled High on the motherboard and sampled by the chipset to determine the SIP (Serialization Initialization Packet) that is sent to the processor. The FID[3:0] signals are valid after PWROK is asserted. The FID[3:0] signals must not be sampled until they become valid. See the $AMD\ Athlon^{\text{TM}}\ and\ AMD\ Duron^{\text{TM}}\ System\ Bus\ Specification,$ order# 21902 for more information about Serialization Initialization Packets and SIP protocol. The processor FID[3:0] outputs are open drain and 2.5 V tolerant. To prevent damage to the processor, if these signals are pulled High to above 2.5 V, they must be electrically <sup>\*</sup>All ratios greater than or equal to 12.5x have the same FID[3:0] code of 0011, which causes the SIP configuration for all ratios of 12.5x or greater to be the same. isolated from the processor. For information about the FID[3:0] isolation circuit, see the $AMD\ Athlon^{TM}\ Processor-Based$ Motherboard Design Guide, order# 24363. See "Frequency Identification (FID[3:0])" on page 27 for the DC characteristics for FID[3:0]. **FLUSH# Pin** FLUSH# must be tied to VCC\_CORE with a pullup resistor. If a debug connector is implemented, FLUSH# is routed to the debug connector. **IGNNE# Pin**IGNNE# is an input from the system that tells the processor to ignore numeric errors. INIT# Pin INIT# is an input from the system that resets the integer registers without affecting the floating-point registers or the internal caches. Execution starts at 0\_FFFF\_FFF0h. INTR Pin INTR is an input from the system that causes the processor to start an interrupt acknowledge transaction that fetches the 8-bit interrupt vector and starts execution at that location. JTAG Pins TCK, TMS, TDI, TRST#, and TDO are the JTAG interface. Connect these pins directly to the motherboard debug connector. Pull TDI, TCK, TMS, and TRST# up to VCC CORE with pullup resistors. **K7CLKOUT and** K7CLKOUT# are each run for two to three inches and then terminated with a resistor pair: 100 ohms to inches and then terminated with a resistor pair: 100 ohms to VCC CORE and 100 ohms to VSS. The effective termination resistance and voltage are 50 ohms and VCC CORE/2. **Key Pins** These 16 locations are for processor type keying for forwards and backwards compatibility (G7, G9, G15, G17, G23, G25, N7, Q7, Y7, AA7, AG7, AG9, AG15, AG17, AG27, and AG29). Motherboard designers should treat key pins like NC (No Connect) pins. A socket designer has the option of creating a top mold piece that allows PGA key pins only where designated. However, sockets that populate all 16 key pins must be allowed, so the motherboard must always provide for pins at all key pin locations. See "NC Pins" for more information. NC Pins The motherboard should provide a plated hole for an NC pin. The pin hole should not be electrically connected to anything. NMI Pin NMI is an input from the system that causes a non-maskable interrupt. **PGA Orientation Pins** No pin is present at pin locations A1 and AN1. Motherboard designers should not allow for a PGA socket pin at these locations. For more information, see the AMD Athlon<sup>TM</sup> Processor-Based Motherboard Design Guide, order# 24363. **PLL Bypass and Test** Pins PLLTEST#, PLLBYPASS#, PLLMON1, PLLMON2, PLLBYPASSCLK, and PLLBYPASSCLK# are the PLL bypass and test interface. This interface is tied disabled on the motherboard. All six pin signals are routed to the debug connector. All four processor inputs (PLLTEST#, PLLBYPASS#, PLLMON1, and PLLMON2) are tied to VCC CORE with pullup resistors. **PWROK Pin** The PWROK input to the processor must not be asserted until all voltage planes in the system are within specification and all system clocks are running within specification. For more information, Chapter 8, "Signal and Power-Up Requirements" on page 43. SADDIN[1:0]# and SADDOUT[1:0]# Pins The AMD Athlon XP processor does not support SADDIN[1:0]# or SADDOUT[1:0]#. SADDIN[1]# is tied to VCC with pullup resistors, if this bit is not supported by the Northbridge (future models can support SADDIN[1]#). SADDOUT[1:0]# are tied to VCC with pullup resistors if these pins are supported by the Northbridge. For more information, see the $AMD\ Athlon^{TM}\ and$ AMD Duron™ System Bus Specification, order# 21902. Scan Pins SCANSHIFTEN, SCANCLK1, SCANINTEVAL, and SCANCLK2 are the scan interface. This interface is AMD internal and is tied disabled with pulldown resistors to ground on the motherboard. SMI# Pin SMI# is an input that causes the processor to enter the system management mode. **STPCLK# Pin** STPCLK# is an input that causes the processor to enter a lower power mode and issue a Stop Grant special cycle. SYSCLK and SYSCLK# are differential input clock signals provided to the PLL of the processor from a system-clock generator. See "CLKIN, RSTCLK (SYSCLK) Pins" on page 68 for more information. THERMDA and THERMDC Pins Thermal Diode anode and cathode pins are used to monitor the actual temperature of the processor die, providing more accurate temperature control to the system. See Table 14, "Thermal Diode Electrical Characteristics," on page 39 for more information. **VCCA Pin** VCCA is the processor PLL supply. For information about the VCCA pin, see Table 5, "VCCA AC and DC Characteristics," on page 27 and the $AMD\ Athlon^{TM}\ Processor-Based\ Motherboard$ Design Guide, order# 24363. **VID[4:0] Pins** The VID[4:0] (Voltage Identification) outputs are used to dictate the VCC\_CORE voltage level. The VID[4:0] pins are strapped to ground or left unconnected on the processor package. The VID[4:0] pins are pulled-up on the motherboard and used by the VCC CORE DC/DC converter. For more information, see Table 22, "VID[4:0] Code to Voltage Definition," on page 74. VID[4:0] VID[4:0] VCC\_CORE(V) VCC\_CORE (V) 10000 00000 1.850 1.450 10001 00001 1.825 1.425 10010 00010 1.800 1.400 10011 00011 1.775 1.375 00100 1.750 10100 1.350 00101 1.725 10101 1.325 00111 1.675 10111 1.275 01000 1.650 11000 1.250 01001 11001 1.225 1.625 01010 1.600 11010 1.200 01011 1.575 11011 1.175 11100 01100 1.550 1.150 01101 1.525 11101 1.125 1.100 01110 1.500 11110 01111 1.475 11111 No CPU **Table 22. VID[4:0] Code to Voltage Definition** For more information, see the "Required Circuits" chapter of the $AMD\ Athlon^{\text{TM}}\ Processor\text{-}Based\ Motherboard\ Design\ Guide,$ order# 24363. ### **VREFSYS Pin** VREFSYS (W5) drives the threshold voltage for the system bus input receivers. The value of VREFSYS is system specific. In addition, to minimize VCC\_CORE noise rejection from VREFSYS, include decoupling capacitors. For more information, see the *AMD Athlon™ Processor-Based Motherboard Design Guide*, order# 24363. #### **ZN and ZP Pins** ZN (AC5) and ZP (AE5) are the push-pull compensation circuit pins. In Push-Pull mode (selected by the SIP parameter SysPushPull asserted), ZN is tied to VCC\_CORE with a resistor that has a resistance matching the impedance $Z_0$ of the transmission line. ZP is tied to VSS with a resistor that has a resistance matching the impedance $Z_0$ of the transmission line. ## 11 Ordering Information ### Standard AMD Athlon™ XP Processor Products AMD standard products are available in several operating ranges. The ordering part numbers (OPN) are formed by a combination of the elements, as shown in Figure 16. **Note:** Spaces are added to the number shown above for viewing clarity only. Figure 16. OPN Example for the AMD Athlon™ XP Processor # **Appendix A** # Conventions and Abbreviations This section contains information about the conventions and abbreviations used in this document. ### **Signals and Bits** - Active-Low Signals—Signal names containing a pound sign, such as SFILL#, indicate active-Low signals. They are asserted in their Low-voltage state and negated in their High-voltage state. When used in this context, High and Low are written with an initial upper case letter. - Signal Ranges—In a range of signals, the highest and lowest signal numbers are contained in brackets and separated by a colon (for example, D[63:0]). - Reserved Bits and Signals—Signals or bus bits marked reserved must be driven inactive or left unconnected, as indicated in the signal descriptions. These bits and signals are reserved by AMD for future implementations. When software reads registers with reserved bits, the reserved bits must be masked. When software writes such registers, it must first read the register and change only the non-reserved bits before writing back to the register. - Three-State—In timing diagrams, signal ranges that are high impedance are shown as a straight horizontal line half-way between the high and low levels. ■ Invalid and Don't-Care—In timing diagrams, signal ranges that are invalid or don't-care are filled with a screen pattern. ### **Data Terminology** The following list defines data terminology: - Quantities - A *word* is two bytes (16 bits) - A *doubleword* is four bytes (32 bits) - A *quadword* is eight bytes (64 bits) - Addressing—Memory is addressed as a series of bytes on eight-byte (64-bit) boundaries in which each byte can be separately enabled. - Abbreviations—The following notation is used for bits and bytes: - Kilo (K, as in 4-Kbyte page) - Mega (M, as in 4 Mbits/sec) - Giga (G, as in 4 Gbytes of memory space) See Table 23 on page 79 for more abbreviations. - Little-Endian Convention—The byte with the address xx...xx00 is in the least-significant byte position (little end). In byte diagrams, bit positions are numbered from right to left—the little end is on the right and the big end is on the left. Data structure diagrams in memory show low addresses at the bottom and high addresses at the top. When data items are aligned, bit notation on a 64-bit data bus maps directly to bit notation in 64-bit-wide memory. Because byte addresses increase from right to left, strings appear in reverse order when illustrated. - Bit Ranges—In text, bit ranges are shown with a dash (for example, bits 9–1). When accompanied by a signal or bus name, the highest and lowest bit numbers are contained in brackets and separated by a colon (for example, AD[31:0]). - Bit Values—Bits can either be set to 1 or cleared to 0. - Hexadecimal and Binary Numbers—Unless the context makes interpretation clear, hexadecimal numbers are followed by an h and binary numbers are followed by a b. ### **Abbreviations and Acronyms** Table 23 contains the definitions of abbreviations used in this document. **Table 23. Abbreviations** | Abbreviation | Meaning | |--------------|-------------| | Α | Ampere | | F | Farad | | G | Giga- | | Gbit | Gigabit | | Gbyte | Gigabyte | | Н | Henry | | h | Hexadecimal | | K | Kilo- | | Kbyte | Kilobyte | | М | Mega- | | Mbit | Megabit | | Mbyte | Megabyte | | MHz | Megahertz | | m | Milli- | | ms | Millisecond | | mW | Milliwatt | | μ | Micro- | | μΑ | Microampere | | μF | Microfarad | | μН | Microhenry | | μs | Microsecond | | μV | Microvolt | | n | nano- | | nA | nanoampere | | nF | nanofarad | | nH | nanohenry | | ns | nanosecond | | ohm | Ohm | | р | pico- | | pA | picoampere | **Table 23. Abbreviations (continued)** | Abbreviation | Meaning | |--------------|------------| | pF | picofarad | | pН | picohenry | | ps | picosecond | | S | Second | | V | Volt | | W | Watt | Table 24 contains the definitions of acronyms used in this document. Table 24. Acronyms | Abbreviation | Meaning | |--------------|--------------------------------------------| | ACPI | Advanced Configuration and Power Interface | | AGP | Accelerated Graphics Port | | APCI | AGP Peripheral Component Interconnect | | API | Application Programming Interface | | APIC | Advanced Programmable Interrupt Controller | | BIOS | Basic Input/Output System | | BIST | Built-In Self-Test | | BIU | Bus Interface Unit | | CPGA | Ceramic Pin Grid Array | | DDR | Double-Data Rate | | DIMM | Dual Inline Memory Module | | DMA | Direct Memory Access | | DRAM | Direct Random Access Memory | | EIDE | Enhanced Integrated Device Electronics | | EISA | Extended Industry Standard Architecture | | EPROM | Enhanced Programmable Read Only Memory | | FIFO | First In, First Out | | GART | Graphics Address Remapping Table | | HSTL | High-Speed Transistor Logic | | IDE | Integrated Device Electronics | | IPC | Instructions Per Cycle | | ISA | Industry Standard Architecture | | JEDEC | Joint Electron Device Engineering Council | Table 24. Acronyms (continued) | Abbreviation | Meaning | |--------------|-----------------------------------------| | JTAG | Joint Test Action Group | | LAN | Large Area Network | | LRU | Least-Recently Used | | LVTTL | Low Voltage Transistor Transistor Logic | | MSB | Most Significant Bit | | MTRR | Memory Type and Range Registers | | MUX | Multiplexer | | NMI | Non-Maskable Interrupt | | OD | Open-Drain | | OPGA | Organic Pin Grid Array | | PBGA | Plastic Ball Grid Array | | PA | Physical Address | | PCI | Peripheral Component Interconnect | | PDE | Page Directory Entry | | PDT | Page Directory Table | | PGA | Pin Grid Array | | PLL | Phase Locked Loop | | PMSM | Power Management State Machine | | POS | Power-On Suspend | | POST | Power-On Self-Test | | RAM | Random Access Memory | | ROM | Read Only Memory | | RXA | Read Acknowledge Queue | | SCSI | Small Computer System Interface | | SDI | System DRAM Interface | | SDRAM | Synchronous Direct Random Access Memory | | SIMD | Single Instruction Multiple Data | | SIP | Serial Initialization Packet | | SMbus | System Management Bus | | SPD | Serial Presence Detect | | SRAM | Synchronous Random Access Memory | | SROM | Serial Read Only Memory | | TLB | Translation Lookaside Buffer | | TOM | Top of Memory | **Table 24. Acronyms (continued)** | Abbreviation | Meaning | |--------------|-----------------------------| | TTL | Transistor Transistor Logic | | VAS | Virtual Address Space | | VPA | Virtual Page Address | | VGA | Video Graphics Adapter | | USB | Universal Serial Bus | | ZDB | Zero Delay Buffer |